blob: 9cab10aa08d6effde820dfbaacf96bb40d36e49c [file] [log] [blame]
Sean Nelson14ba6682010-02-26 05:48:29 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00004 * Copyright (C) 2007, 2008, 2009, 2010 Carl-Daniel Hailfinger
Sean Nelson14ba6682010-02-26 05:48:29 +00005 * Copyright (C) 2008 coresystems GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21/*
22 * Contains the common SPI chip driver functions
23 */
24
25#include <string.h>
26#include "flash.h"
27#include "flashchips.h"
28#include "chipdrivers.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029#include "programmer.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000030#include "spi.h"
31
32void spi_prettyprint_status_register(struct flashchip *flash);
33
34static int spi_rdid(unsigned char *readarr, int bytes)
35{
36 const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
37 int ret;
38 int i;
39
40 ret = spi_send_command(sizeof(cmd), bytes, cmd, readarr);
41 if (ret)
42 return ret;
Sean Nelsoned479d22010-03-24 23:14:32 +000043 msg_cspew("RDID returned");
Sean Nelson14ba6682010-02-26 05:48:29 +000044 for (i = 0; i < bytes; i++)
Sean Nelsoned479d22010-03-24 23:14:32 +000045 msg_cspew(" 0x%02x", readarr[i]);
46 msg_cspew(". ");
Sean Nelson14ba6682010-02-26 05:48:29 +000047 return 0;
48}
49
50static int spi_rems(unsigned char *readarr)
51{
52 unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
53 uint32_t readaddr;
54 int ret;
55
56 ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
57 if (ret == SPI_INVALID_ADDRESS) {
58 /* Find the lowest even address allowed for reads. */
59 readaddr = (spi_get_valid_read_addr() + 1) & ~1;
60 cmd[1] = (readaddr >> 16) & 0xff,
61 cmd[2] = (readaddr >> 8) & 0xff,
62 cmd[3] = (readaddr >> 0) & 0xff,
63 ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
64 }
65 if (ret)
66 return ret;
Sean Nelsoned479d22010-03-24 23:14:32 +000067 msg_cspew("REMS returned %02x %02x. ", readarr[0], readarr[1]);
Sean Nelson14ba6682010-02-26 05:48:29 +000068 return 0;
69}
70
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +000071static int spi_res(unsigned char *readarr, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000072{
73 unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
74 uint32_t readaddr;
75 int ret;
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +000076 int i;
Sean Nelson14ba6682010-02-26 05:48:29 +000077
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +000078 ret = spi_send_command(sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000079 if (ret == SPI_INVALID_ADDRESS) {
80 /* Find the lowest even address allowed for reads. */
81 readaddr = (spi_get_valid_read_addr() + 1) & ~1;
82 cmd[1] = (readaddr >> 16) & 0xff,
83 cmd[2] = (readaddr >> 8) & 0xff,
84 cmd[3] = (readaddr >> 0) & 0xff,
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +000085 ret = spi_send_command(sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000086 }
87 if (ret)
88 return ret;
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +000089 msg_cspew("RES returned");
90 for (i = 0; i < bytes; i++)
91 msg_cspew(" 0x%02x", readarr[i]);
92 msg_cspew(". ");
Sean Nelson14ba6682010-02-26 05:48:29 +000093 return 0;
94}
95
96int spi_write_enable(void)
97{
98 const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
99 int result;
100
101 /* Send WREN (Write Enable) */
102 result = spi_send_command(sizeof(cmd), 0, cmd, NULL);
103
104 if (result)
Sean Nelsoned479d22010-03-24 23:14:32 +0000105 msg_cerr("%s failed\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +0000106
107 return result;
108}
109
110int spi_write_disable(void)
111{
112 const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
113
114 /* Send WRDI (Write Disable) */
115 return spi_send_command(sizeof(cmd), 0, cmd, NULL);
116}
117
118static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
119{
120 unsigned char readarr[4];
121 uint32_t id1;
122 uint32_t id2;
123
124 if (spi_rdid(readarr, bytes))
125 return 0;
126
127 if (!oddparity(readarr[0]))
Sean Nelsoned479d22010-03-24 23:14:32 +0000128 msg_cdbg("RDID byte 0 parity violation. ");
Sean Nelson14ba6682010-02-26 05:48:29 +0000129
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000130 /* Check if this is a continuation vendor ID.
131 * FIXME: Handle continuation device IDs.
132 */
Sean Nelson14ba6682010-02-26 05:48:29 +0000133 if (readarr[0] == 0x7f) {
134 if (!oddparity(readarr[1]))
Sean Nelsoned479d22010-03-24 23:14:32 +0000135 msg_cdbg("RDID byte 1 parity violation. ");
Sean Nelson14ba6682010-02-26 05:48:29 +0000136 id1 = (readarr[0] << 8) | readarr[1];
137 id2 = readarr[2];
138 if (bytes > 3) {
139 id2 <<= 8;
140 id2 |= readarr[3];
141 }
142 } else {
143 id1 = readarr[0];
144 id2 = (readarr[1] << 8) | readarr[2];
145 }
146
Sean Nelsoned479d22010-03-24 23:14:32 +0000147 msg_cdbg("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
Sean Nelson14ba6682010-02-26 05:48:29 +0000148
149 if (id1 == flash->manufacture_id && id2 == flash->model_id) {
150 /* Print the status register to tell the
151 * user about possible write protection.
152 */
153 spi_prettyprint_status_register(flash);
154
155 return 1;
156 }
157
158 /* Test if this is a pure vendor match. */
159 if (id1 == flash->manufacture_id &&
160 GENERIC_DEVICE_ID == flash->model_id)
161 return 1;
162
163 /* Test if there is any vendor ID. */
164 if (GENERIC_MANUF_ID == flash->manufacture_id &&
165 id1 != 0xff)
166 return 1;
167
168 return 0;
169}
170
171int probe_spi_rdid(struct flashchip *flash)
172{
173 return probe_spi_rdid_generic(flash, 3);
174}
175
Sean Nelson14ba6682010-02-26 05:48:29 +0000176int probe_spi_rdid4(struct flashchip *flash)
177{
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000178 /* Some SPI controllers do not support commands with writecnt=1 and
179 * readcnt=4.
180 */
Sean Nelson14ba6682010-02-26 05:48:29 +0000181 switch (spi_controller) {
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000182#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000183#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000184 case SPI_CONTROLLER_IT87XX:
Sean Nelson14ba6682010-02-26 05:48:29 +0000185 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000186 msg_cinfo("4 byte RDID not supported on this SPI controller\n");
187 return 0;
188 break;
Sean Nelson14ba6682010-02-26 05:48:29 +0000189#endif
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000190#endif
Sean Nelson14ba6682010-02-26 05:48:29 +0000191 default:
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000192 return probe_spi_rdid_generic(flash, 4);
Sean Nelson14ba6682010-02-26 05:48:29 +0000193 }
194
195 return 0;
196}
197
198int probe_spi_rems(struct flashchip *flash)
199{
200 unsigned char readarr[JEDEC_REMS_INSIZE];
201 uint32_t id1, id2;
202
203 if (spi_rems(readarr))
204 return 0;
205
206 id1 = readarr[0];
207 id2 = readarr[1];
208
Sean Nelsoned479d22010-03-24 23:14:32 +0000209 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
Sean Nelson14ba6682010-02-26 05:48:29 +0000210
211 if (id1 == flash->manufacture_id && id2 == flash->model_id) {
212 /* Print the status register to tell the
213 * user about possible write protection.
214 */
215 spi_prettyprint_status_register(flash);
216
217 return 1;
218 }
219
220 /* Test if this is a pure vendor match. */
221 if (id1 == flash->manufacture_id &&
222 GENERIC_DEVICE_ID == flash->model_id)
223 return 1;
224
225 /* Test if there is any vendor ID. */
226 if (GENERIC_MANUF_ID == flash->manufacture_id &&
227 id1 != 0xff)
228 return 1;
229
230 return 0;
231}
232
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000233int probe_spi_res1(struct flashchip *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000234{
235 unsigned char readarr[3];
236 uint32_t id2;
237 const unsigned char allff[] = {0xff, 0xff, 0xff};
238 const unsigned char all00[] = {0x00, 0x00, 0x00};
239
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000240 /* We only want one-byte RES if RDID and REMS are unusable. */
241
Sean Nelson14ba6682010-02-26 05:48:29 +0000242 /* Check if RDID is usable and does not return 0xff 0xff 0xff or
243 * 0x00 0x00 0x00. In that case, RES is pointless.
244 */
245 if (!spi_rdid(readarr, 3) && memcmp(readarr, allff, 3) &&
246 memcmp(readarr, all00, 3)) {
247 msg_cdbg("Ignoring RES in favour of RDID.\n");
248 return 0;
249 }
250 /* Check if REMS is usable and does not return 0xff 0xff or
251 * 0x00 0x00. In that case, RES is pointless.
252 */
253 if (!spi_rems(readarr) && memcmp(readarr, allff, JEDEC_REMS_INSIZE) &&
254 memcmp(readarr, all00, JEDEC_REMS_INSIZE)) {
255 msg_cdbg("Ignoring RES in favour of REMS.\n");
256 return 0;
257 }
258
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000259 if (spi_res(readarr, 1))
Sean Nelson14ba6682010-02-26 05:48:29 +0000260 return 0;
261
Sean Nelson14ba6682010-02-26 05:48:29 +0000262 id2 = readarr[0];
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000263
Sean Nelsoned479d22010-03-24 23:14:32 +0000264 msg_cdbg("%s: id 0x%x\n", __func__, id2);
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000265
Sean Nelson14ba6682010-02-26 05:48:29 +0000266 if (id2 != flash->model_id)
267 return 0;
268
269 /* Print the status register to tell the
270 * user about possible write protection.
271 */
272 spi_prettyprint_status_register(flash);
273 return 1;
274}
275
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000276int probe_spi_res2(struct flashchip *flash)
277{
278 unsigned char readarr[2];
279 uint32_t id1, id2;
280
281 if (spi_res(readarr, 2))
282 return 0;
283
284 id1 = readarr[0];
285 id2 = readarr[1];
286
287 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
288
289 if (id1 != flash->manufacture_id || id2 != flash->model_id)
290 return 0;
291
292 /* Print the status register to tell the
293 * user about possible write protection.
294 */
295 spi_prettyprint_status_register(flash);
296 return 1;
297}
298
Sean Nelson14ba6682010-02-26 05:48:29 +0000299uint8_t spi_read_status_register(void)
300{
301 const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
302 /* FIXME: No workarounds for driver/hardware bugs in generic code. */
303 unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
304 int ret;
305
306 /* Read Status Register */
307 ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
308 if (ret)
Sean Nelsoned479d22010-03-24 23:14:32 +0000309 msg_cerr("RDSR failed!\n");
Sean Nelson14ba6682010-02-26 05:48:29 +0000310
311 return readarr[0];
312}
313
314/* Prettyprint the status register. Common definitions. */
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000315static void spi_prettyprint_status_register_welwip(uint8_t status)
316{
317 msg_cdbg("Chip status register: Write Enable Latch (WEL) is "
318 "%sset\n", (status & (1 << 1)) ? "" : "not ");
319 msg_cdbg("Chip status register: Write In Progress (WIP/BUSY) is "
320 "%sset\n", (status & (1 << 0)) ? "" : "not ");
321}
322
323/* Prettyprint the status register. Common definitions. */
324static void spi_prettyprint_status_register_common(uint8_t status)
Sean Nelson14ba6682010-02-26 05:48:29 +0000325{
Sean Nelsoned479d22010-03-24 23:14:32 +0000326 msg_cdbg("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
Sean Nelson14ba6682010-02-26 05:48:29 +0000327 "%sset\n", (status & (1 << 5)) ? "" : "not ");
Sean Nelsoned479d22010-03-24 23:14:32 +0000328 msg_cdbg("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
Sean Nelson14ba6682010-02-26 05:48:29 +0000329 "%sset\n", (status & (1 << 4)) ? "" : "not ");
Sean Nelsoned479d22010-03-24 23:14:32 +0000330 msg_cdbg("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
Sean Nelson14ba6682010-02-26 05:48:29 +0000331 "%sset\n", (status & (1 << 3)) ? "" : "not ");
Sean Nelsoned479d22010-03-24 23:14:32 +0000332 msg_cdbg("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
Sean Nelson14ba6682010-02-26 05:48:29 +0000333 "%sset\n", (status & (1 << 2)) ? "" : "not ");
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000334 spi_prettyprint_status_register_welwip(status);
Sean Nelson14ba6682010-02-26 05:48:29 +0000335}
336
337/* Prettyprint the status register. Works for
Daniel Lenskidf90d3a2010-07-22 11:44:38 +0000338 * AMIC A25L series
339 */
340void spi_prettyprint_status_register_amic_a25l(uint8_t status)
341{
342 msg_cdbg("Chip status register: Status Register Write Disable "
343 "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
344 spi_prettyprint_status_register_common(status);
345}
346
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000347/* Prettyprint the status register. Common definitions. */
348static void spi_prettyprint_status_register_at25_srplepewpp(uint8_t status)
349{
350 msg_cdbg("Chip status register: Sector Protection Register Lock (SRPL) "
351 "is %sset\n", (status & (1 << 7)) ? "" : "not ");
352 msg_cdbg("Chip status register: Bit 6 "
353 "is %sset\n", (status & (1 << 6)) ? "" : "not ");
354 msg_cdbg("Chip status register: Erase/Program Error (EPE) "
355 "is %sset\n", (status & (1 << 5)) ? "" : "not ");
356 msg_cdbg("Chip status register: WP# pin (WPP) "
357 "is %sactive\n", (status & (1 << 4)) ? "not " : "");
358}
359
360int spi_prettyprint_status_register_at25df(struct flashchip *flash)
361{
362 uint8_t status;
363
364 status = spi_read_status_register();
365 msg_cdbg("Chip status register is %02x\n", status);
366
367 spi_prettyprint_status_register_at25_srplepewpp(status);
368 msg_cdbg("Chip status register: Software Protection Status (SWP): ");
369 switch (status & (3 << 2)) {
370 case 0x0 << 2:
371 msg_cdbg("no sectors are protected\n");
372 break;
373 case 0x1 << 2:
374 msg_cdbg("some sectors are protected\n");
375 /* FIXME: Read individual Sector Protection Registers. */
376 break;
377 case 0x3 << 2:
378 msg_cdbg("all sectors are protected\n");
379 break;
380 default:
381 msg_cdbg("reserved for future use\n");
382 break;
383 }
384 spi_prettyprint_status_register_welwip(status);
385 return 0;
386}
387
388int spi_prettyprint_status_register_at25df_sec(struct flashchip *flash)
389{
390 /* FIXME: We should check the security lockdown. */
391 msg_cdbg("Ignoring security lockdown (if present)\n");
392 msg_cdbg("Ignoring status register byte 2\n");
393 return spi_prettyprint_status_register_at25df(flash);
394}
395
396int spi_prettyprint_status_register_at25f(struct flashchip *flash)
397{
398 uint8_t status;
399
400 status = spi_read_status_register();
401 msg_cdbg("Chip status register is %02x\n", status);
402
403 spi_prettyprint_status_register_at25_srplepewpp(status);
404 msg_cdbg("Chip status register: Bit 3 "
405 "is %sset\n", (status & (1 << 3)) ? "" : "not ");
406 msg_cdbg("Chip status register: Block Protect 0 (BP0) is "
407 "%sset, %s sectors are protected\n",
408 (status & (1 << 2)) ? "" : "not ",
409 (status & (1 << 2)) ? "all" : "no");
410 spi_prettyprint_status_register_welwip(status);
411 return 0;
412}
413
414int spi_prettyprint_status_register_at25fs010(struct flashchip *flash)
415{
416 uint8_t status;
417
418 status = spi_read_status_register();
419 msg_cdbg("Chip status register is %02x\n", status);
420
421 msg_cdbg("Chip status register: Status Register Write Protect (WPEN) "
422 "is %sset\n", (status & (1 << 7)) ? "" : "not ");
423 msg_cdbg("Chip status register: Bit 6 / Block Protect 4 (BP4) is "
424 "%sset\n", (status & (1 << 6)) ? "" : "not ");
425 msg_cdbg("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
426 "%sset\n", (status & (1 << 5)) ? "" : "not ");
427 msg_cdbg("Chip status register: Bit 4 is "
428 "%sset\n", (status & (1 << 4)) ? "" : "not ");
429 msg_cdbg("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
430 "%sset\n", (status & (1 << 3)) ? "" : "not ");
431 msg_cdbg("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
432 "%sset\n", (status & (1 << 2)) ? "" : "not ");
433 /* FIXME: Pretty-print detailed sector protection status. */
434 spi_prettyprint_status_register_welwip(status);
435 return 0;
436}
437
438int spi_prettyprint_status_register_at25fs040(struct flashchip *flash)
439{
440 uint8_t status;
441
442 status = spi_read_status_register();
443 msg_cdbg("Chip status register is %02x\n", status);
444
445 msg_cdbg("Chip status register: Status Register Write Protect (WPEN) "
446 "is %sset\n", (status & (1 << 7)) ? "" : "not ");
447 msg_cdbg("Chip status register: Bit 6 / Block Protect 4 (BP4) is "
448 "%sset\n", (status & (1 << 6)) ? "" : "not ");
449 msg_cdbg("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
450 "%sset\n", (status & (1 << 5)) ? "" : "not ");
451 msg_cdbg("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
452 "%sset\n", (status & (1 << 4)) ? "" : "not ");
453 msg_cdbg("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
454 "%sset\n", (status & (1 << 3)) ? "" : "not ");
455 msg_cdbg("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
456 "%sset\n", (status & (1 << 2)) ? "" : "not ");
457 /* FIXME: Pretty-print detailed sector protection status. */
458 spi_prettyprint_status_register_welwip(status);
459 return 0;
460}
461
Daniel Lenskidf90d3a2010-07-22 11:44:38 +0000462/* Prettyprint the status register. Works for
Sean Nelson14ba6682010-02-26 05:48:29 +0000463 * ST M25P series
464 * MX MX25L series
465 */
466void spi_prettyprint_status_register_st_m25p(uint8_t status)
467{
Sean Nelsoned479d22010-03-24 23:14:32 +0000468 msg_cdbg("Chip status register: Status Register Write Disable "
Sean Nelson14ba6682010-02-26 05:48:29 +0000469 "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
Sean Nelsoned479d22010-03-24 23:14:32 +0000470 msg_cdbg("Chip status register: Bit 6 is "
Sean Nelson14ba6682010-02-26 05:48:29 +0000471 "%sset\n", (status & (1 << 6)) ? "" : "not ");
472 spi_prettyprint_status_register_common(status);
473}
474
475void spi_prettyprint_status_register_sst25(uint8_t status)
476{
Sean Nelsoned479d22010-03-24 23:14:32 +0000477 msg_cdbg("Chip status register: Block Protect Write Disable "
Sean Nelson14ba6682010-02-26 05:48:29 +0000478 "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
Sean Nelsoned479d22010-03-24 23:14:32 +0000479 msg_cdbg("Chip status register: Auto Address Increment Programming "
Sean Nelson14ba6682010-02-26 05:48:29 +0000480 "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
481 spi_prettyprint_status_register_common(status);
482}
483
484/* Prettyprint the status register. Works for
485 * SST 25VF016
486 */
487void spi_prettyprint_status_register_sst25vf016(uint8_t status)
488{
489 const char *bpt[] = {
490 "none",
491 "1F0000H-1FFFFFH",
492 "1E0000H-1FFFFFH",
493 "1C0000H-1FFFFFH",
494 "180000H-1FFFFFH",
495 "100000H-1FFFFFH",
496 "all", "all"
497 };
498 spi_prettyprint_status_register_sst25(status);
Sean Nelsoned479d22010-03-24 23:14:32 +0000499 msg_cdbg("Resulting block protection : %s\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000500 bpt[(status & 0x1c) >> 2]);
501}
502
503void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
504{
505 const char *bpt[] = {
506 "none",
507 "0x70000-0x7ffff",
508 "0x60000-0x7ffff",
509 "0x40000-0x7ffff",
510 "all blocks", "all blocks", "all blocks", "all blocks"
511 };
512 spi_prettyprint_status_register_sst25(status);
Sean Nelsoned479d22010-03-24 23:14:32 +0000513 msg_cdbg("Resulting block protection : %s\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000514 bpt[(status & 0x1c) >> 2]);
515}
516
517void spi_prettyprint_status_register(struct flashchip *flash)
518{
519 uint8_t status;
520
521 status = spi_read_status_register();
Sean Nelsoned479d22010-03-24 23:14:32 +0000522 msg_cdbg("Chip status register is %02x\n", status);
Sean Nelson14ba6682010-02-26 05:48:29 +0000523 switch (flash->manufacture_id) {
Daniel Lenskidf90d3a2010-07-22 11:44:38 +0000524 case AMIC_ID:
525 if ((flash->model_id & 0xff00) == 0x2000)
526 spi_prettyprint_status_register_amic_a25l(status);
527 break;
Sean Nelson14ba6682010-02-26 05:48:29 +0000528 case ST_ID:
529 if (((flash->model_id & 0xff00) == 0x2000) ||
530 ((flash->model_id & 0xff00) == 0x2500))
531 spi_prettyprint_status_register_st_m25p(status);
532 break;
Mattias Mattsson6eabe282010-09-15 23:31:03 +0000533 case MACRONIX_ID:
Sean Nelson14ba6682010-02-26 05:48:29 +0000534 if ((flash->model_id & 0xff00) == 0x2000)
535 spi_prettyprint_status_register_st_m25p(status);
536 break;
537 case SST_ID:
538 switch (flash->model_id) {
539 case 0x2541:
540 spi_prettyprint_status_register_sst25vf016(status);
541 break;
542 case 0x8d:
543 case 0x258d:
544 spi_prettyprint_status_register_sst25vf040b(status);
545 break;
546 default:
547 spi_prettyprint_status_register_sst25(status);
548 break;
549 }
550 break;
551 }
552}
553
554int spi_chip_erase_60(struct flashchip *flash)
555{
556 int result;
557 struct spi_command cmds[] = {
558 {
559 .writecnt = JEDEC_WREN_OUTSIZE,
560 .writearr = (const unsigned char[]){ JEDEC_WREN },
561 .readcnt = 0,
562 .readarr = NULL,
563 }, {
564 .writecnt = JEDEC_CE_60_OUTSIZE,
565 .writearr = (const unsigned char[]){ JEDEC_CE_60 },
566 .readcnt = 0,
567 .readarr = NULL,
568 }, {
569 .writecnt = 0,
570 .writearr = NULL,
571 .readcnt = 0,
572 .readarr = NULL,
573 }};
574
Sean Nelson14ba6682010-02-26 05:48:29 +0000575 result = spi_send_multicommand(cmds);
576 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000577 msg_cerr("%s failed during command execution\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000578 __func__);
579 return result;
580 }
581 /* Wait until the Write-In-Progress bit is cleared.
582 * This usually takes 1-85 s, so wait in 1 s steps.
583 */
584 /* FIXME: We assume spi_read_status_register will never fail. */
585 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
586 programmer_delay(1000 * 1000);
587 if (check_erased_range(flash, 0, flash->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000588 msg_cerr("ERASE FAILED!\n");
Sean Nelson14ba6682010-02-26 05:48:29 +0000589 return -1;
590 }
591 return 0;
592}
593
594int spi_chip_erase_c7(struct flashchip *flash)
595{
596 int result;
597 struct spi_command cmds[] = {
598 {
599 .writecnt = JEDEC_WREN_OUTSIZE,
600 .writearr = (const unsigned char[]){ JEDEC_WREN },
601 .readcnt = 0,
602 .readarr = NULL,
603 }, {
604 .writecnt = JEDEC_CE_C7_OUTSIZE,
605 .writearr = (const unsigned char[]){ JEDEC_CE_C7 },
606 .readcnt = 0,
607 .readarr = NULL,
608 }, {
609 .writecnt = 0,
610 .writearr = NULL,
611 .readcnt = 0,
612 .readarr = NULL,
613 }};
614
Sean Nelson14ba6682010-02-26 05:48:29 +0000615 result = spi_send_multicommand(cmds);
616 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000617 msg_cerr("%s failed during command execution\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +0000618 return result;
619 }
620 /* Wait until the Write-In-Progress bit is cleared.
621 * This usually takes 1-85 s, so wait in 1 s steps.
622 */
623 /* FIXME: We assume spi_read_status_register will never fail. */
624 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
625 programmer_delay(1000 * 1000);
626 if (check_erased_range(flash, 0, flash->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000627 msg_cerr("ERASE FAILED!\n");
Sean Nelson14ba6682010-02-26 05:48:29 +0000628 return -1;
629 }
630 return 0;
631}
632
Sean Nelson14ba6682010-02-26 05:48:29 +0000633int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
634{
635 int result;
636 struct spi_command cmds[] = {
637 {
638 .writecnt = JEDEC_WREN_OUTSIZE,
639 .writearr = (const unsigned char[]){ JEDEC_WREN },
640 .readcnt = 0,
641 .readarr = NULL,
642 }, {
643 .writecnt = JEDEC_BE_52_OUTSIZE,
644 .writearr = (const unsigned char[]){
645 JEDEC_BE_52,
646 (addr >> 16) & 0xff,
647 (addr >> 8) & 0xff,
648 (addr & 0xff)
649 },
650 .readcnt = 0,
651 .readarr = NULL,
652 }, {
653 .writecnt = 0,
654 .writearr = NULL,
655 .readcnt = 0,
656 .readarr = NULL,
657 }};
658
659 result = spi_send_multicommand(cmds);
660 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000661 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000662 __func__, addr);
663 return result;
664 }
665 /* Wait until the Write-In-Progress bit is cleared.
666 * This usually takes 100-4000 ms, so wait in 100 ms steps.
667 */
668 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
669 programmer_delay(100 * 1000);
670 if (check_erased_range(flash, addr, blocklen)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000671 msg_cerr("ERASE FAILED!\n");
Sean Nelson14ba6682010-02-26 05:48:29 +0000672 return -1;
673 }
674 return 0;
675}
676
677/* Block size is usually
678 * 64k for Macronix
679 * 32k for SST
680 * 4-32k non-uniform for EON
681 */
682int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
683{
684 int result;
685 struct spi_command cmds[] = {
686 {
687 .writecnt = JEDEC_WREN_OUTSIZE,
688 .writearr = (const unsigned char[]){ JEDEC_WREN },
689 .readcnt = 0,
690 .readarr = NULL,
691 }, {
692 .writecnt = JEDEC_BE_D8_OUTSIZE,
693 .writearr = (const unsigned char[]){
694 JEDEC_BE_D8,
695 (addr >> 16) & 0xff,
696 (addr >> 8) & 0xff,
697 (addr & 0xff)
698 },
699 .readcnt = 0,
700 .readarr = NULL,
701 }, {
702 .writecnt = 0,
703 .writearr = NULL,
704 .readcnt = 0,
705 .readarr = NULL,
706 }};
707
708 result = spi_send_multicommand(cmds);
709 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000710 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000711 __func__, addr);
712 return result;
713 }
714 /* Wait until the Write-In-Progress bit is cleared.
715 * This usually takes 100-4000 ms, so wait in 100 ms steps.
716 */
717 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
718 programmer_delay(100 * 1000);
719 if (check_erased_range(flash, addr, blocklen)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000720 msg_cerr("ERASE FAILED!\n");
Sean Nelson14ba6682010-02-26 05:48:29 +0000721 return -1;
722 }
723 return 0;
724}
725
726/* Block size is usually
727 * 4k for PMC
728 */
729int spi_block_erase_d7(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
730{
731 int result;
732 struct spi_command cmds[] = {
733 {
734 .writecnt = JEDEC_WREN_OUTSIZE,
735 .writearr = (const unsigned char[]){ JEDEC_WREN },
736 .readcnt = 0,
737 .readarr = NULL,
738 }, {
739 .writecnt = JEDEC_BE_D7_OUTSIZE,
740 .writearr = (const unsigned char[]){
741 JEDEC_BE_D7,
742 (addr >> 16) & 0xff,
743 (addr >> 8) & 0xff,
744 (addr & 0xff)
745 },
746 .readcnt = 0,
747 .readarr = NULL,
748 }, {
749 .writecnt = 0,
750 .writearr = NULL,
751 .readcnt = 0,
752 .readarr = NULL,
753 }};
754
755 result = spi_send_multicommand(cmds);
756 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000757 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000758 __func__, addr);
759 return result;
760 }
761 /* Wait until the Write-In-Progress bit is cleared.
762 * This usually takes 100-4000 ms, so wait in 100 ms steps.
763 */
764 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
765 programmer_delay(100 * 1000);
766 if (check_erased_range(flash, addr, blocklen)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000767 msg_cerr("ERASE FAILED!\n");
Sean Nelson14ba6682010-02-26 05:48:29 +0000768 return -1;
769 }
770 return 0;
771}
772
Sean Nelson14ba6682010-02-26 05:48:29 +0000773/* Sector size is usually 4k, though Macronix eliteflash has 64k */
774int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
775{
776 int result;
777 struct spi_command cmds[] = {
778 {
779 .writecnt = JEDEC_WREN_OUTSIZE,
780 .writearr = (const unsigned char[]){ JEDEC_WREN },
781 .readcnt = 0,
782 .readarr = NULL,
783 }, {
784 .writecnt = JEDEC_SE_OUTSIZE,
785 .writearr = (const unsigned char[]){
786 JEDEC_SE,
787 (addr >> 16) & 0xff,
788 (addr >> 8) & 0xff,
789 (addr & 0xff)
790 },
791 .readcnt = 0,
792 .readarr = NULL,
793 }, {
794 .writecnt = 0,
795 .writearr = NULL,
796 .readcnt = 0,
797 .readarr = NULL,
798 }};
799
800 result = spi_send_multicommand(cmds);
801 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000802 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000803 __func__, addr);
804 return result;
805 }
806 /* Wait until the Write-In-Progress bit is cleared.
807 * This usually takes 15-800 ms, so wait in 10 ms steps.
808 */
809 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
810 programmer_delay(10 * 1000);
811 if (check_erased_range(flash, addr, blocklen)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000812 msg_cerr("ERASE FAILED!\n");
Sean Nelson14ba6682010-02-26 05:48:29 +0000813 return -1;
814 }
815 return 0;
816}
817
818int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
819{
820 if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000821 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000822 __func__);
823 return -1;
824 }
825 return spi_chip_erase_60(flash);
826}
827
828int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
829{
830 if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000831 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000832 __func__);
833 return -1;
834 }
835 return spi_chip_erase_c7(flash);
836}
837
838int spi_write_status_enable(void)
839{
840 const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
841 int result;
842
843 /* Send EWSR (Enable Write Status Register). */
844 result = spi_send_command(sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);
845
846 if (result)
Sean Nelsoned479d22010-03-24 23:14:32 +0000847 msg_cerr("%s failed\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +0000848
849 return result;
850}
851
852/*
853 * This is according the SST25VF016 datasheet, who knows it is more
854 * generic that this...
855 */
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000856static int spi_write_status_register_ewsr(struct flashchip *flash, int status)
Sean Nelson14ba6682010-02-26 05:48:29 +0000857{
858 int result;
859 struct spi_command cmds[] = {
860 {
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000861 /* WRSR requires either EWSR or WREN depending on chip type. */
Sean Nelson14ba6682010-02-26 05:48:29 +0000862 .writecnt = JEDEC_EWSR_OUTSIZE,
863 .writearr = (const unsigned char[]){ JEDEC_EWSR },
864 .readcnt = 0,
865 .readarr = NULL,
866 }, {
867 .writecnt = JEDEC_WRSR_OUTSIZE,
868 .writearr = (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
869 .readcnt = 0,
870 .readarr = NULL,
871 }, {
872 .writecnt = 0,
873 .writearr = NULL,
874 .readcnt = 0,
875 .readarr = NULL,
876 }};
877
878 result = spi_send_multicommand(cmds);
879 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000880 msg_cerr("%s failed during command execution\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000881 __func__);
882 }
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000883 /* WRSR performs a self-timed erase before the changes take effect. */
884 programmer_delay(100 * 1000);
Sean Nelson14ba6682010-02-26 05:48:29 +0000885 return result;
886}
887
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000888static int spi_write_status_register_wren(struct flashchip *flash, int status)
889{
890 int result;
891 struct spi_command cmds[] = {
892 {
893 /* WRSR requires either EWSR or WREN depending on chip type. */
894 .writecnt = JEDEC_WREN_OUTSIZE,
895 .writearr = (const unsigned char[]){ JEDEC_WREN },
896 .readcnt = 0,
897 .readarr = NULL,
898 }, {
899 .writecnt = JEDEC_WRSR_OUTSIZE,
900 .writearr = (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
901 .readcnt = 0,
902 .readarr = NULL,
903 }, {
904 .writecnt = 0,
905 .writearr = NULL,
906 .readcnt = 0,
907 .readarr = NULL,
908 }};
909
910 result = spi_send_multicommand(cmds);
911 if (result) {
912 msg_cerr("%s failed during command execution\n",
913 __func__);
914 }
915 /* WRSR performs a self-timed erase before the changes take effect. */
916 programmer_delay(100 * 1000);
917 return result;
918}
919
920static int spi_write_status_register(struct flashchip *flash, int status)
921{
922 int ret = 1;
923
924 if (!(flash->feature_bits & (FEATURE_WRSR_WREN | FEATURE_WRSR_EWSR))) {
925 msg_cdbg("Missing status register write definition, assuming "
926 "EWSR is needed\n");
927 flash->feature_bits |= FEATURE_WRSR_EWSR;
928 }
929 if (flash->feature_bits & FEATURE_WRSR_WREN)
930 ret = spi_write_status_register_wren(flash, status);
931 if (ret && (flash->feature_bits & FEATURE_WRSR_EWSR))
932 ret = spi_write_status_register_ewsr(flash, status);
933 return ret;
934}
935
Sean Nelson14ba6682010-02-26 05:48:29 +0000936int spi_byte_program(int addr, uint8_t databyte)
937{
938 int result;
939 struct spi_command cmds[] = {
940 {
941 .writecnt = JEDEC_WREN_OUTSIZE,
942 .writearr = (const unsigned char[]){ JEDEC_WREN },
943 .readcnt = 0,
944 .readarr = NULL,
945 }, {
946 .writecnt = JEDEC_BYTE_PROGRAM_OUTSIZE,
947 .writearr = (const unsigned char[]){
948 JEDEC_BYTE_PROGRAM,
949 (addr >> 16) & 0xff,
950 (addr >> 8) & 0xff,
951 (addr & 0xff),
952 databyte
953 },
954 .readcnt = 0,
955 .readarr = NULL,
956 }, {
957 .writecnt = 0,
958 .writearr = NULL,
959 .readcnt = 0,
960 .readarr = NULL,
961 }};
962
963 result = spi_send_multicommand(cmds);
964 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000965 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000966 __func__, addr);
967 }
968 return result;
969}
970
971int spi_nbyte_program(int addr, uint8_t *bytes, int len)
972{
973 int result;
974 /* FIXME: Switch to malloc based on len unless that kills speed. */
975 unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + 256] = {
976 JEDEC_BYTE_PROGRAM,
977 (addr >> 16) & 0xff,
978 (addr >> 8) & 0xff,
979 (addr >> 0) & 0xff,
980 };
981 struct spi_command cmds[] = {
982 {
983 .writecnt = JEDEC_WREN_OUTSIZE,
984 .writearr = (const unsigned char[]){ JEDEC_WREN },
985 .readcnt = 0,
986 .readarr = NULL,
987 }, {
988 .writecnt = JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + len,
989 .writearr = cmd,
990 .readcnt = 0,
991 .readarr = NULL,
992 }, {
993 .writecnt = 0,
994 .writearr = NULL,
995 .readcnt = 0,
996 .readarr = NULL,
997 }};
998
999 if (!len) {
Sean Nelsoned479d22010-03-24 23:14:32 +00001000 msg_cerr("%s called for zero-length write\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +00001001 return 1;
1002 }
1003 if (len > 256) {
Sean Nelsoned479d22010-03-24 23:14:32 +00001004 msg_cerr("%s called for too long a write\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +00001005 return 1;
1006 }
1007
1008 memcpy(&cmd[4], bytes, len);
1009
1010 result = spi_send_multicommand(cmds);
1011 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +00001012 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +00001013 __func__, addr);
1014 }
1015 return result;
1016}
1017
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +00001018/* A generic brute-force block protection disable works like this:
1019 * Write 0x00 to the status register. Check if any locks are still set (that
1020 * part is chip specific). Repeat once.
1021 */
Carl-Daniel Hailfinger29a1c662010-07-14 20:21:22 +00001022int spi_disable_blockprotect(struct flashchip *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +00001023{
1024 uint8_t status;
1025 int result;
1026
1027 status = spi_read_status_register();
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +00001028 /* If block protection is disabled, stop here. */
1029 if ((status & 0x3c) == 0)
1030 return 0;
1031
1032 msg_cdbg("Some block protection in effect, disabling\n");
1033 result = spi_write_status_register(flash, status & ~0x3c);
1034 if (result) {
1035 msg_cerr("spi_write_status_register failed\n");
1036 return result;
1037 }
1038 status = spi_read_status_register();
Sean Nelson14ba6682010-02-26 05:48:29 +00001039 if ((status & 0x3c) != 0) {
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +00001040 msg_cerr("Block protection could not be disabled!\n");
1041 return 1;
1042 }
1043 return 0;
1044}
1045
1046int spi_disable_blockprotect_at25df(struct flashchip *flash)
1047{
1048 uint8_t status;
1049 int result;
1050
1051 status = spi_read_status_register();
1052 /* If block protection is disabled, stop here. */
1053 if ((status & (3 << 2)) == 0)
1054 return 0;
1055
1056 msg_cdbg("Some block protection in effect, disabling\n");
1057 if (status & (1 << 7)) {
1058 msg_cdbg("Need to disable Sector Protection Register Lock\n");
1059 if ((status & (1 << 4)) == 0) {
1060 msg_cerr("WP# pin is active, disabling "
1061 "write protection is impossible.\n");
1062 return 1;
1063 }
1064 /* All bits except bit 7 (SPRL) are readonly. */
1065 result = spi_write_status_register(flash, status & ~(1 << 7));
Sean Nelson14ba6682010-02-26 05:48:29 +00001066 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +00001067 msg_cerr("spi_write_status_register failed\n");
Sean Nelson14ba6682010-02-26 05:48:29 +00001068 return result;
1069 }
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +00001070
1071 }
1072 /* Global unprotect. Make sure to mask SPRL as well. */
1073 result = spi_write_status_register(flash, status & ~0xbc);
1074 if (result) {
1075 msg_cerr("spi_write_status_register failed\n");
1076 return result;
1077 }
1078 status = spi_read_status_register();
1079 if ((status & (3 << 2)) != 0) {
1080 msg_cerr("Block protection could not be disabled!\n");
1081 return 1;
1082 }
1083 return 0;
1084}
1085
1086int spi_disable_blockprotect_at25df_sec(struct flashchip *flash)
1087{
1088 /* FIXME: We should check the security lockdown. */
1089 msg_cinfo("Ignoring security lockdown (if present)\n");
1090 return spi_disable_blockprotect_at25df(flash);
1091}
1092
1093int spi_disable_blockprotect_at25f(struct flashchip *flash)
1094{
1095 /* spi_disable_blockprotect_at25df is not really the right way to do
1096 * this, but the side effects of said function work here as well.
1097 */
1098 return spi_disable_blockprotect_at25df(flash);
1099}
1100
1101int spi_disable_blockprotect_at25fs010(struct flashchip *flash)
1102{
1103 uint8_t status;
1104 int result;
1105
1106 status = spi_read_status_register();
1107 /* If block protection is disabled, stop here. */
1108 if ((status & 0x6c) == 0)
1109 return 0;
1110
1111 msg_cdbg("Some block protection in effect, disabling\n");
1112 if (status & (1 << 7)) {
1113 msg_cdbg("Need to disable Status Register Write Protect\n");
1114 /* Clear bit 7 (WPEN). */
1115 result = spi_write_status_register(flash, status & ~(1 << 7));
1116 if (result) {
1117 msg_cerr("spi_write_status_register failed\n");
1118 return result;
Carl-Daniel Hailfinger29a1c662010-07-14 20:21:22 +00001119 }
Sean Nelson14ba6682010-02-26 05:48:29 +00001120 }
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +00001121 /* Global unprotect. Make sure to mask WPEN as well. */
1122 result = spi_write_status_register(flash, status & ~0xec);
1123 if (result) {
1124 msg_cerr("spi_write_status_register failed\n");
1125 return result;
1126 }
1127 status = spi_read_status_register();
1128 if ((status & 0x6c) != 0) {
1129 msg_cerr("Block protection could not be disabled!\n");
1130 return 1;
1131 }
1132 return 0;
1133}
1134int spi_disable_blockprotect_at25fs040(struct flashchip *flash)
1135{
1136 uint8_t status;
1137 int result;
1138
1139 status = spi_read_status_register();
1140 /* If block protection is disabled, stop here. */
1141 if ((status & 0x7c) == 0)
1142 return 0;
1143
1144 msg_cdbg("Some block protection in effect, disabling\n");
1145 if (status & (1 << 7)) {
1146 msg_cdbg("Need to disable Status Register Write Protect\n");
1147 /* Clear bit 7 (WPEN). */
1148 result = spi_write_status_register(flash, status & ~(1 << 7));
1149 if (result) {
1150 msg_cerr("spi_write_status_register failed\n");
1151 return result;
1152 }
1153 }
1154 /* Global unprotect. Make sure to mask WPEN as well. */
1155 result = spi_write_status_register(flash, status & ~0xfc);
1156 if (result) {
1157 msg_cerr("spi_write_status_register failed\n");
1158 return result;
1159 }
1160 status = spi_read_status_register();
1161 if ((status & 0x7c) != 0) {
1162 msg_cerr("Block protection could not be disabled!\n");
1163 return 1;
1164 }
Sean Nelson14ba6682010-02-26 05:48:29 +00001165 return 0;
1166}
1167
1168int spi_nbyte_read(int address, uint8_t *bytes, int len)
1169{
1170 const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
1171 JEDEC_READ,
1172 (address >> 16) & 0xff,
1173 (address >> 8) & 0xff,
1174 (address >> 0) & 0xff,
1175 };
1176
1177 /* Send Read */
1178 return spi_send_command(sizeof(cmd), len, cmd, bytes);
1179}
1180
1181/*
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001182 * Read a part of the flash chip.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001183 * FIXME: Use the chunk code from Michael Karcher instead.
Sean Nelson14ba6682010-02-26 05:48:29 +00001184 * Each page is read separately in chunks with a maximum size of chunksize.
1185 */
1186int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize)
1187{
1188 int rc = 0;
1189 int i, j, starthere, lenhere;
1190 int page_size = flash->page_size;
1191 int toread;
1192
1193 /* Warning: This loop has a very unusual condition and body.
1194 * The loop needs to go through each page with at least one affected
1195 * byte. The lowest page number is (start / page_size) since that
1196 * division rounds down. The highest page number we want is the page
1197 * where the last byte of the range lives. That last byte has the
1198 * address (start + len - 1), thus the highest page number is
1199 * (start + len - 1) / page_size. Since we want to include that last
1200 * page as well, the loop condition uses <=.
1201 */
1202 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
1203 /* Byte position of the first byte in the range in this page. */
1204 /* starthere is an offset to the base address of the chip. */
1205 starthere = max(start, i * page_size);
1206 /* Length of bytes in the range in this page. */
1207 lenhere = min(start + len, (i + 1) * page_size) - starthere;
1208 for (j = 0; j < lenhere; j += chunksize) {
1209 toread = min(chunksize, lenhere - j);
1210 rc = spi_nbyte_read(starthere + j, buf + starthere - start + j, toread);
1211 if (rc)
1212 break;
1213 }
1214 if (rc)
1215 break;
1216 }
1217
1218 return rc;
1219}
1220
1221/*
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001222 * Write a part of the flash chip.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001223 * FIXME: Use the chunk code from Michael Karcher instead.
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001224 * Each page is written separately in chunks with a maximum size of chunksize.
1225 */
1226int spi_write_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize)
1227{
1228 int rc = 0;
1229 int i, j, starthere, lenhere;
1230 /* FIXME: page_size is the wrong variable. We need max_writechunk_size
1231 * in struct flashchip to do this properly. All chips using
1232 * spi_chip_write_256 have page_size set to max_writechunk_size, so
1233 * we're OK for now.
1234 */
1235 int page_size = flash->page_size;
1236 int towrite;
1237
1238 /* Warning: This loop has a very unusual condition and body.
1239 * The loop needs to go through each page with at least one affected
1240 * byte. The lowest page number is (start / page_size) since that
1241 * division rounds down. The highest page number we want is the page
1242 * where the last byte of the range lives. That last byte has the
1243 * address (start + len - 1), thus the highest page number is
1244 * (start + len - 1) / page_size. Since we want to include that last
1245 * page as well, the loop condition uses <=.
1246 */
1247 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
1248 /* Byte position of the first byte in the range in this page. */
1249 /* starthere is an offset to the base address of the chip. */
1250 starthere = max(start, i * page_size);
1251 /* Length of bytes in the range in this page. */
1252 lenhere = min(start + len, (i + 1) * page_size) - starthere;
1253 for (j = 0; j < lenhere; j += chunksize) {
1254 towrite = min(chunksize, lenhere - j);
1255 rc = spi_nbyte_program(starthere + j, buf + starthere - start + j, towrite);
1256 if (rc)
1257 break;
1258 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
1259 programmer_delay(10);
1260 }
1261 if (rc)
1262 break;
1263 }
1264
1265 return rc;
1266}
1267
1268/*
Sean Nelson14ba6682010-02-26 05:48:29 +00001269 * Program chip using byte programming. (SLOW!)
1270 * This is for chips which can only handle one byte writes
1271 * and for chips where memory mapped programming is impossible
1272 * (e.g. due to size constraints in IT87* for over 512 kB)
1273 */
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001274/* real chunksize is 1, logical chunksize is 1 */
1275int spi_chip_write_1_new(struct flashchip *flash, uint8_t *buf, int start, int len)
Sean Nelson14ba6682010-02-26 05:48:29 +00001276{
Sean Nelson14ba6682010-02-26 05:48:29 +00001277 int i, result = 0;
1278
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001279 for (i = start; i < start + len; i++) {
Sean Nelson14ba6682010-02-26 05:48:29 +00001280 result = spi_byte_program(i, buf[i]);
1281 if (result)
1282 return 1;
1283 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
1284 programmer_delay(10);
1285 }
1286
1287 return 0;
1288}
1289
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001290int spi_chip_write_1(struct flashchip *flash, uint8_t *buf)
Sean Nelson14ba6682010-02-26 05:48:29 +00001291{
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001292 /* Erase first */
1293 msg_cinfo("Erasing flash before programming... ");
1294 if (erase_flash(flash)) {
1295 msg_cerr("ERASE FAILED!\n");
1296 return -1;
1297 }
1298 msg_cinfo("done.\n");
1299
1300 return spi_chip_write_1_new(flash, buf, 0, flash->total_size * 1024);
1301}
1302
1303int spi_aai_write(struct flashchip *flash, uint8_t *buf, int start, int len)
1304{
1305 uint32_t pos = start;
Sean Nelson14ba6682010-02-26 05:48:29 +00001306 int result;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001307 unsigned char cmd[JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE] = {
1308 JEDEC_AAI_WORD_PROGRAM,
1309 };
1310 struct spi_command cmds[] = {
1311 {
1312 .writecnt = JEDEC_WREN_OUTSIZE,
1313 .writearr = (const unsigned char[]){ JEDEC_WREN },
1314 .readcnt = 0,
1315 .readarr = NULL,
1316 }, {
1317 .writecnt = JEDEC_AAI_WORD_PROGRAM_OUTSIZE,
1318 .writearr = (const unsigned char[]){
1319 JEDEC_AAI_WORD_PROGRAM,
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001320 (start >> 16) & 0xff,
1321 (start >> 8) & 0xff,
1322 (start & 0xff),
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001323 buf[0],
1324 buf[1]
1325 },
1326 .readcnt = 0,
1327 .readarr = NULL,
1328 }, {
1329 .writecnt = 0,
1330 .writearr = NULL,
1331 .readcnt = 0,
1332 .readarr = NULL,
1333 }};
Sean Nelson14ba6682010-02-26 05:48:29 +00001334
1335 switch (spi_controller) {
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +00001336#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001337#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001338 case SPI_CONTROLLER_IT87XX:
Sean Nelson14ba6682010-02-26 05:48:29 +00001339 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001340 msg_perr("%s: impossible with this SPI controller,"
Sean Nelson14ba6682010-02-26 05:48:29 +00001341 " degrading to byte program\n", __func__);
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001342 return spi_chip_write_1_new(flash, buf, start, len);
Sean Nelson14ba6682010-02-26 05:48:29 +00001343#endif
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001344#endif
Sean Nelson14ba6682010-02-26 05:48:29 +00001345 default:
1346 break;
1347 }
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001348
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001349 /* The even start address and even length requirements can be either
1350 * honored outside this function, or we can call spi_byte_program
1351 * for the first and/or last byte and use AAI for the rest.
1352 */
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001353 /* The data sheet requires a start address with the low bit cleared. */
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001354 if (start % 2) {
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001355 msg_cerr("%s: start address not even! Please report a bug at "
1356 "flashrom@flashrom.org\n", __func__);
1357 return SPI_GENERIC_ERROR;
1358 }
1359 /* The data sheet requires total AAI write length to be even. */
1360 if (len % 2) {
1361 msg_cerr("%s: total write length not even! Please report a "
1362 "bug at flashrom@flashrom.org\n", __func__);
1363 return SPI_GENERIC_ERROR;
1364 }
1365
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001366
1367 result = spi_send_multicommand(cmds);
1368 if (result) {
1369 msg_cerr("%s failed during start command execution\n",
1370 __func__);
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001371 /* FIXME: Should we send WRDI here as well to make sure the chip
1372 * is not in AAI mode?
1373 */
Sean Nelson14ba6682010-02-26 05:48:29 +00001374 return result;
Sean Nelson14ba6682010-02-26 05:48:29 +00001375 }
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001376 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
1377 programmer_delay(10);
1378
1379 /* We already wrote 2 bytes in the multicommand step. */
1380 pos += 2;
1381
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001382 while (pos < start + len) {
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001383 cmd[1] = buf[pos++];
1384 cmd[2] = buf[pos++];
1385 spi_send_command(JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE, 0, cmd, NULL);
1386 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
1387 programmer_delay(10);
1388 }
1389
1390 /* Use WRDI to exit AAI mode. */
Sean Nelson14ba6682010-02-26 05:48:29 +00001391 spi_write_disable();
1392 return 0;
1393}