blob: bb5aac4447b97b86bed7e4035dfffac1fe9c260d [file] [log] [blame]
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009,2010 Carl-Daniel Hailfinger
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000015 */
16
Stefan Taunerb0eee9b2015-01-10 09:32:50 +000017#include "platform.h"
Peter Lemenkov62829662012-12-29 19:26:55 +000018
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000019#include <stdint.h>
20#include <string.h>
21#include <stdlib.h>
Carl-Daniel Hailfinger11990da2013-07-13 23:21:05 +000022#include <errno.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000023#include <sys/types.h>
Patrick Georgia9095a92010-09-30 17:03:32 +000024#if !defined (__DJGPP__) && !defined(__LIBPAYLOAD__)
Carl-Daniel Hailfinger11990da2013-07-13 23:21:05 +000025/* No file access needed/possible to get hardware access permissions. */
Carl-Daniel Hailfinger831e8f42010-05-30 22:24:40 +000026#include <unistd.h>
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000027#include <fcntl.h>
Patrick Georgia9095a92010-09-30 17:03:32 +000028#endif
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000029#include "flash.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000030#include "hwaccess.h"
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000031
Stefan Tauner8e656542016-03-06 22:32:16 +000032#if !(IS_LINUX || IS_MACOSX || defined(__NetBSD__) || defined(__OpenBSD__) || defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__) || defined(__DJGPP__) || defined(__LIBPAYLOAD__) || defined(__sun) || defined(__gnu_hurd__))
Stefan Taunerb0eee9b2015-01-10 09:32:50 +000033#error "Unknown operating system"
34#endif
35
Patrick Georgid2a03b32017-03-13 13:48:03 +010036#if IS_LINUX || IS_MACOSX || defined(__NetBSD__) || defined(__OpenBSD__)
37#define USE_IOPL 1
38#else
39#define USE_IOPL 0
40#endif
41#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
42#define USE_DEV_IO 1
43#else
44#define USE_DEV_IO 0
45#endif
46#if defined(__gnu_hurd__)
47#define USE_IOPERM 1
48#else
49#define USE_IOPERM 0
50#endif
Stefan Tauner8e656542016-03-06 22:32:16 +000051
52#if USE_IOPERM
53#include <sys/io.h>
54#endif
Stefan Tauner95b4b6d2013-07-13 20:55:33 +000055
56#if IS_X86 && USE_DEV_IO
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000057int io_fd;
58#endif
59
Peter Lemenkov62829662012-12-29 19:26:55 +000060/* Prevent reordering and/or merging of reads/writes to hardware.
61 * Such reordering and/or merging would break device accesses which depend on the exact access order.
62 */
63static inline void sync_primitive(void)
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000064{
Stefan Taunerfb2d77c2015-02-10 08:03:10 +000065/* This is not needed for...
66 * - x86: uses uncached accesses which have a strongly ordered memory model.
67 * - MIPS: uses uncached accesses in mode 2 on /dev/mem which has also a strongly ordered memory model.
68 * - ARM: uses a strongly ordered memory model for device memories.
69 *
70 * See also https://git.kernel.org/cgit/linux/kernel/git/torvalds/linux.git/tree/Documentation/memory-barriers.txt
Peter Lemenkov62829662012-12-29 19:26:55 +000071 */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +000072#if IS_PPC // cf. http://lxr.free-electrons.com/source/arch/powerpc/include/asm/barrier.h
Peter Lemenkov62829662012-12-29 19:26:55 +000073 asm("eieio" : : : "memory");
Stefan Taunerfb2d77c2015-02-10 08:03:10 +000074#elif IS_SPARC
75#if defined(__sparc_v9__) || defined(__sparcv9)
76 /* Sparc V9 CPUs support three different memory orderings that range from x86-like TSO to PowerPC-like
77 * RMO. The modes can be switched at runtime thus to make sure we maintain the right order of access we
78 * use the strongest hardware memory barriers that exist on Sparc V9. */
79 asm volatile ("membar #Sync" ::: "memory");
80#elif defined(__sparc_v8__) || defined(__sparcv8)
81 /* On SPARC V8 there is no RMO just PSO and that does not apply to I/O accesses... but if V8 code is run
82 * on V9 CPUs it might apply... or not... we issue a write barrier anyway. That's the most suitable
83 * operation in the V8 instruction set anyway. If you know better then please tell us. */
84 asm volatile ("stbar");
85#else
86 #error Unknown and/or unsupported SPARC instruction set version detected.
87#endif
Peter Lemenkov62829662012-12-29 19:26:55 +000088#endif
89}
90
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000091#if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__))
Peter Lemenkov62829662012-12-29 19:26:55 +000092static int release_io_perms(void *p)
93{
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000094#if defined (__sun)
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000095 sysi86(SI86V86, V86SC_IOPL, 0);
Stefan Tauner95b4b6d2013-07-13 20:55:33 +000096#elif USE_DEV_IO
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000097 close(io_fd);
Stefan Tauner8e656542016-03-06 22:32:16 +000098#elif USE_IOPERM
99 ioperm(0, 65536, 0);
Stefan Tauner95b4b6d2013-07-13 20:55:33 +0000100#elif USE_IOPL
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000101 iopl(0);
102#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000103 return 0;
104}
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +0000105#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000106
107/* Get I/O permissions with automatic permission release on shutdown. */
108int rget_io_perms(void)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000109{
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +0000110#if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__))
111#if defined (__sun)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000112 if (sysi86(SI86V86, V86SC_IOPL, PS_IOPL) != 0) {
Stefan Tauner95b4b6d2013-07-13 20:55:33 +0000113#elif USE_DEV_IO
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000114 if ((io_fd = open("/dev/io", O_RDWR)) < 0) {
Stefan Tauner8e656542016-03-06 22:32:16 +0000115#elif USE_IOPERM
116 if (ioperm(0, 65536, 1) != 0) {
Stefan Tauner95b4b6d2013-07-13 20:55:33 +0000117#elif USE_IOPL
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000118 if (iopl(3) != 0) {
119#endif
Stefan Tauner95b4b6d2013-07-13 20:55:33 +0000120 msg_perr("ERROR: Could not get I/O privileges (%s).\n", strerror(errno));
121 msg_perr("You need to be root.\n");
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +0000122#if defined (__OpenBSD__)
Stefan Tauner95b4b6d2013-07-13 20:55:33 +0000123 msg_perr("If you are root already please set securelevel=-1 in /etc/rc.securelevel and\n"
124 "reboot, or reboot into single user mode.\n");
125#elif defined(__NetBSD__)
126 msg_perr("If you are root already please reboot into single user mode or make sure\n"
127 "that your kernel configuration has the option INSECURE enabled.\n");
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +0000128#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000129 return 1;
130 } else {
131 register_shutdown(release_io_perms, NULL);
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000132 }
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000133#else
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +0000134 /* DJGPP and libpayload environments have full PCI port I/O permissions by default. */
135 /* PCI port I/O support is unimplemented on PPC/MIPS and unavailable on ARM. */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000136#endif
Peter Lemenkov62829662012-12-29 19:26:55 +0000137 return 0;
138}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000139
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000140void mmio_writeb(uint8_t val, void *addr)
141{
142 *(volatile uint8_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000143 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000144}
145
146void mmio_writew(uint16_t val, void *addr)
147{
148 *(volatile uint16_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000149 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000150}
151
152void mmio_writel(uint32_t val, void *addr)
153{
154 *(volatile uint32_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000155 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000156}
157
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100158uint8_t mmio_readb(const void *addr)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000159{
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100160 return *(volatile const uint8_t *) addr;
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000161}
162
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100163uint16_t mmio_readw(const void *addr)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000164{
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100165 return *(volatile const uint16_t *) addr;
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000166}
167
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100168uint32_t mmio_readl(const void *addr)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000169{
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100170 return *(volatile const uint32_t *) addr;
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000171}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000172
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100173void mmio_readn(const void *addr, uint8_t *buf, size_t len)
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000174{
175 memcpy(buf, addr, len);
176 return;
177}
178
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000179void mmio_le_writeb(uint8_t val, void *addr)
180{
181 mmio_writeb(cpu_to_le8(val), addr);
182}
183
184void mmio_le_writew(uint16_t val, void *addr)
185{
186 mmio_writew(cpu_to_le16(val), addr);
187}
188
189void mmio_le_writel(uint32_t val, void *addr)
190{
191 mmio_writel(cpu_to_le32(val), addr);
192}
193
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100194uint8_t mmio_le_readb(const void *addr)
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000195{
196 return le_to_cpu8(mmio_readb(addr));
197}
198
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100199uint16_t mmio_le_readw(const void *addr)
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000200{
201 return le_to_cpu16(mmio_readw(addr));
202}
203
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100204uint32_t mmio_le_readl(const void *addr)
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000205{
206 return le_to_cpu32(mmio_readl(addr));
207}
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000208
209enum mmio_write_type {
210 mmio_write_type_b,
211 mmio_write_type_w,
212 mmio_write_type_l,
213};
214
215struct undo_mmio_write_data {
216 void *addr;
217 int reg;
218 enum mmio_write_type type;
219 union {
220 uint8_t bdata;
221 uint16_t wdata;
222 uint32_t ldata;
223 };
224};
225
Jacob Garberbeeb8bc2019-06-21 15:24:17 -0600226static int undo_mmio_write(void *p)
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000227{
228 struct undo_mmio_write_data *data = p;
229 msg_pdbg("Restoring MMIO space at %p\n", data->addr);
230 switch (data->type) {
231 case mmio_write_type_b:
232 mmio_writeb(data->bdata, data->addr);
233 break;
234 case mmio_write_type_w:
235 mmio_writew(data->wdata, data->addr);
236 break;
237 case mmio_write_type_l:
238 mmio_writel(data->ldata, data->addr);
239 break;
240 }
241 /* p was allocated in register_undo_mmio_write. */
242 free(p);
David Hendricks8bb20212011-06-14 01:35:36 +0000243 return 0;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000244}
245
246#define register_undo_mmio_write(a, c) \
247{ \
248 struct undo_mmio_write_data *undo_mmio_write_data; \
249 undo_mmio_write_data = malloc(sizeof(struct undo_mmio_write_data)); \
Stefan Tauner269de352011-07-12 22:35:21 +0000250 if (!undo_mmio_write_data) { \
251 msg_gerr("Out of memory!\n"); \
252 exit(1); \
253 } \
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000254 undo_mmio_write_data->addr = a; \
255 undo_mmio_write_data->type = mmio_write_type_##c; \
256 undo_mmio_write_data->c##data = mmio_read##c(a); \
257 register_shutdown(undo_mmio_write, undo_mmio_write_data); \
258}
259
260#define register_undo_mmio_writeb(a) register_undo_mmio_write(a, b)
261#define register_undo_mmio_writew(a) register_undo_mmio_write(a, w)
262#define register_undo_mmio_writel(a) register_undo_mmio_write(a, l)
263
264void rmmio_writeb(uint8_t val, void *addr)
265{
266 register_undo_mmio_writeb(addr);
267 mmio_writeb(val, addr);
268}
269
270void rmmio_writew(uint16_t val, void *addr)
271{
272 register_undo_mmio_writew(addr);
273 mmio_writew(val, addr);
274}
275
276void rmmio_writel(uint32_t val, void *addr)
277{
278 register_undo_mmio_writel(addr);
279 mmio_writel(val, addr);
280}
281
282void rmmio_le_writeb(uint8_t val, void *addr)
283{
284 register_undo_mmio_writeb(addr);
285 mmio_le_writeb(val, addr);
286}
287
288void rmmio_le_writew(uint16_t val, void *addr)
289{
290 register_undo_mmio_writew(addr);
291 mmio_le_writew(val, addr);
292}
293
294void rmmio_le_writel(uint32_t val, void *addr)
295{
296 register_undo_mmio_writel(addr);
297 mmio_le_writel(val, addr);
298}
299
300void rmmio_valb(void *addr)
301{
302 register_undo_mmio_writeb(addr);
303}
304
305void rmmio_valw(void *addr)
306{
307 register_undo_mmio_writew(addr);
308}
309
310void rmmio_vall(void *addr)
311{
312 register_undo_mmio_writel(addr);
313}