blob: 07910a84f330bb9b48c06b77582c021496abc7eb [file] [log] [blame]
Joerg Fischer52a15492010-05-21 22:28:19 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009 Joerg Fischer <turboj@gmx.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000021#if defined(__i386__) || defined(__x86_64__)
22
Joerg Fischer52a15492010-05-21 22:28:19 +000023#include <stdlib.h>
Joerg Fischer52a15492010-05-21 22:28:19 +000024#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000025#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000026#include "hwaccess.h"
Joerg Fischer52a15492010-05-21 22:28:19 +000027
28#define PCI_VENDOR_ID_REALTEK 0x10ec
29#define PCI_VENDOR_ID_SMC1211 0x1113
30
Stefan Tauner0ccec8f2014-06-01 23:49:03 +000031static uint32_t io_base_addr = 0;
Sergey Lichack98f47102012-08-27 01:24:15 +000032static int bios_rom_addr, bios_rom_data;
Joerg Fischer52a15492010-05-21 22:28:19 +000033
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000034const struct dev_entry nics_realtek[] = {
Uwe Hermann829ed842010-05-24 17:39:14 +000035 {0x10ec, 0x8139, OK, "Realtek", "RTL8139/8139C/8139C+"},
Sergey Lichack98f47102012-08-27 01:24:15 +000036 {0x10ec, 0x8169, NT, "Realtek", "RTL8169"},
37 {0x1113, 0x1211, OK, "SMC", "1211TX"}, /* RTL8139 clone */
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000038
39 {0},
Joerg Fischer52a15492010-05-21 22:28:19 +000040};
41
Sergey Lichack98f47102012-08-27 01:24:15 +000042static void nicrealtek_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
43static uint8_t nicrealtek_chip_readb(const struct flashctx *flash, const chipaddr addr);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +000044static const struct par_master par_master_nicrealtek = {
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000045 .chip_readb = nicrealtek_chip_readb,
46 .chip_readw = fallback_chip_readw,
47 .chip_readl = fallback_chip_readl,
48 .chip_readn = fallback_chip_readn,
49 .chip_writeb = nicrealtek_chip_writeb,
50 .chip_writew = fallback_chip_writew,
51 .chip_writel = fallback_chip_writel,
52 .chip_writen = fallback_chip_writen,
53};
54
David Hendricks8bb20212011-06-14 01:35:36 +000055static int nicrealtek_shutdown(void *data)
56{
57 /* FIXME: We forgot to disable software access again. */
David Hendricks8bb20212011-06-14 01:35:36 +000058 return 0;
59}
60
Joerg Fischer52a15492010-05-21 22:28:19 +000061int nicrealtek_init(void)
62{
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000063 struct pci_dev *dev = NULL;
64
Stefan Taunerd7d423b2012-10-20 09:13:16 +000065 if (rget_io_perms())
66 return 1;
67
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000068 dev = pcidev_init(nics_realtek, PCI_BASE_ADDRESS_0);
69 if (!dev)
Stefan Taunerd7d423b2012-10-20 09:13:16 +000070 return 1;
71
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000072 io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0);
Niklas Söderlund89edf362013-08-23 23:29:23 +000073 if (!io_base_addr)
74 return 1;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000075
Sergey Lichack98f47102012-08-27 01:24:15 +000076 /* Beware, this ignores the vendor ID! */
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000077 switch (dev->device_id) {
Sergey Lichack98f47102012-08-27 01:24:15 +000078 case 0x8139: /* RTL8139 */
79 case 0x1211: /* SMC 1211TX */
80 default:
81 bios_rom_addr = 0xD4;
82 bios_rom_data = 0xD7;
83 break;
84 case 0x8169: /* RTL8169 */
85 bios_rom_addr = 0x30;
86 bios_rom_data = 0x33;
87 break;
88 }
89
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000090 if (register_shutdown(nicrealtek_shutdown, NULL))
91 return 1;
92
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +000093 register_par_master(&par_master_nicrealtek, BUS_PARALLEL);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000094
Joerg Fischer52a15492010-05-21 22:28:19 +000095 return 0;
96}
97
Sergey Lichack98f47102012-08-27 01:24:15 +000098static void nicrealtek_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr)
Joerg Fischer52a15492010-05-21 22:28:19 +000099{
Carl-Daniel Hailfinger2eda3912010-06-14 14:18:37 +0000100 /* Output addr and data, set WE to 0, set OE to 1, set CS to 0,
101 * enable software access.
102 */
Uwe Hermann829ed842010-05-24 17:39:14 +0000103 OUTL(((uint32_t)addr & 0x01FFFF) | 0x0A0000 | (val << 24),
Sergey Lichack98f47102012-08-27 01:24:15 +0000104 io_base_addr + bios_rom_addr);
Carl-Daniel Hailfinger2eda3912010-06-14 14:18:37 +0000105 /* Output addr and data, set WE to 1, set OE to 1, set CS to 1,
106 * enable software access.
107 */
Uwe Hermann829ed842010-05-24 17:39:14 +0000108 OUTL(((uint32_t)addr & 0x01FFFF) | 0x1E0000 | (val << 24),
Sergey Lichack98f47102012-08-27 01:24:15 +0000109 io_base_addr + bios_rom_addr);
Joerg Fischer52a15492010-05-21 22:28:19 +0000110}
111
Sergey Lichack98f47102012-08-27 01:24:15 +0000112static uint8_t nicrealtek_chip_readb(const struct flashctx *flash, const chipaddr addr)
Joerg Fischer52a15492010-05-21 22:28:19 +0000113{
Uwe Hermann829ed842010-05-24 17:39:14 +0000114 uint8_t val;
Joerg Fischer52a15492010-05-21 22:28:19 +0000115
Carl-Daniel Hailfinger2eda3912010-06-14 14:18:37 +0000116 /* FIXME: Can we skip reading the old data and simply use 0? */
117 /* Read old data. */
Sergey Lichack98f47102012-08-27 01:24:15 +0000118 val = INB(io_base_addr + bios_rom_data);
Carl-Daniel Hailfinger2eda3912010-06-14 14:18:37 +0000119 /* Output new addr and old data, set WE to 1, set OE to 0, set CS to 0,
120 * enable software access.
121 */
Uwe Hermann829ed842010-05-24 17:39:14 +0000122 OUTL(((uint32_t)addr & 0x01FFFF) | 0x060000 | (val << 24),
Sergey Lichack98f47102012-08-27 01:24:15 +0000123 io_base_addr + bios_rom_addr);
Uwe Hermann829ed842010-05-24 17:39:14 +0000124
Carl-Daniel Hailfinger2eda3912010-06-14 14:18:37 +0000125 /* Read new data. */
Sergey Lichack98f47102012-08-27 01:24:15 +0000126 val = INB(io_base_addr + bios_rom_data);
Carl-Daniel Hailfinger2eda3912010-06-14 14:18:37 +0000127 /* Output addr and new data, set WE to 1, set OE to 1, set CS to 1,
128 * enable software access.
129 */
Uwe Hermann829ed842010-05-24 17:39:14 +0000130 OUTL(((uint32_t)addr & 0x01FFFF) | 0x1E0000 | (val << 24),
Sergey Lichack98f47102012-08-27 01:24:15 +0000131 io_base_addr + bios_rom_addr);
Uwe Hermann829ed842010-05-24 17:39:14 +0000132
133 return val;
Joerg Fischer52a15492010-05-21 22:28:19 +0000134}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000135
136#else
137#error PCI port I/O access is not supported on this architecture yet.
138#endif