Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2009,2010 Carl-Daniel Hailfinger |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 19 | */ |
| 20 | |
Stefan Tauner | b0eee9b | 2015-01-10 09:32:50 +0000 | [diff] [blame] | 21 | #include "platform.h" |
Peter Lemenkov | 6282966 | 2012-12-29 19:26:55 +0000 | [diff] [blame] | 22 | |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 23 | #include <stdint.h> |
| 24 | #include <string.h> |
| 25 | #include <stdlib.h> |
Carl-Daniel Hailfinger | 11990da | 2013-07-13 23:21:05 +0000 | [diff] [blame] | 26 | #include <errno.h> |
Carl-Daniel Hailfinger | dcef67e | 2010-06-21 23:20:15 +0000 | [diff] [blame] | 27 | #include <sys/types.h> |
Patrick Georgi | a9095a9 | 2010-09-30 17:03:32 +0000 | [diff] [blame] | 28 | #if !defined (__DJGPP__) && !defined(__LIBPAYLOAD__) |
Carl-Daniel Hailfinger | 11990da | 2013-07-13 23:21:05 +0000 | [diff] [blame] | 29 | /* No file access needed/possible to get hardware access permissions. */ |
Carl-Daniel Hailfinger | 831e8f4 | 2010-05-30 22:24:40 +0000 | [diff] [blame] | 30 | #include <unistd.h> |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 31 | #include <fcntl.h> |
Patrick Georgi | a9095a9 | 2010-09-30 17:03:32 +0000 | [diff] [blame] | 32 | #endif |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 33 | #include "flash.h" |
Patrick Georgi | 32508eb | 2012-07-20 20:35:14 +0000 | [diff] [blame] | 34 | #include "hwaccess.h" |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 35 | |
Stefan Tauner | 8e65654 | 2016-03-06 22:32:16 +0000 | [diff] [blame] | 36 | #if !(IS_LINUX || IS_MACOSX || defined(__NetBSD__) || defined(__OpenBSD__) || defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__) || defined(__DJGPP__) || defined(__LIBPAYLOAD__) || defined(__sun) || defined(__gnu_hurd__)) |
Stefan Tauner | b0eee9b | 2015-01-10 09:32:50 +0000 | [diff] [blame] | 37 | #error "Unknown operating system" |
| 38 | #endif |
| 39 | |
Patrick Georgi | d2a03b3 | 2017-03-13 13:48:03 +0100 | [diff] [blame] | 40 | #if IS_LINUX || IS_MACOSX || defined(__NetBSD__) || defined(__OpenBSD__) |
| 41 | #define USE_IOPL 1 |
| 42 | #else |
| 43 | #define USE_IOPL 0 |
| 44 | #endif |
| 45 | #if defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__) |
| 46 | #define USE_DEV_IO 1 |
| 47 | #else |
| 48 | #define USE_DEV_IO 0 |
| 49 | #endif |
| 50 | #if defined(__gnu_hurd__) |
| 51 | #define USE_IOPERM 1 |
| 52 | #else |
| 53 | #define USE_IOPERM 0 |
| 54 | #endif |
Stefan Tauner | 8e65654 | 2016-03-06 22:32:16 +0000 | [diff] [blame] | 55 | |
| 56 | #if USE_IOPERM |
| 57 | #include <sys/io.h> |
| 58 | #endif |
Stefan Tauner | 95b4b6d | 2013-07-13 20:55:33 +0000 | [diff] [blame] | 59 | |
| 60 | #if IS_X86 && USE_DEV_IO |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 61 | int io_fd; |
| 62 | #endif |
| 63 | |
Peter Lemenkov | 6282966 | 2012-12-29 19:26:55 +0000 | [diff] [blame] | 64 | /* Prevent reordering and/or merging of reads/writes to hardware. |
| 65 | * Such reordering and/or merging would break device accesses which depend on the exact access order. |
| 66 | */ |
| 67 | static inline void sync_primitive(void) |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 68 | { |
Stefan Tauner | fb2d77c | 2015-02-10 08:03:10 +0000 | [diff] [blame] | 69 | /* This is not needed for... |
| 70 | * - x86: uses uncached accesses which have a strongly ordered memory model. |
| 71 | * - MIPS: uses uncached accesses in mode 2 on /dev/mem which has also a strongly ordered memory model. |
| 72 | * - ARM: uses a strongly ordered memory model for device memories. |
| 73 | * |
| 74 | * See also https://git.kernel.org/cgit/linux/kernel/git/torvalds/linux.git/tree/Documentation/memory-barriers.txt |
Peter Lemenkov | 6282966 | 2012-12-29 19:26:55 +0000 | [diff] [blame] | 75 | */ |
Stefan Tauner | b0eee9b | 2015-01-10 09:32:50 +0000 | [diff] [blame] | 76 | #if IS_PPC // cf. http://lxr.free-electrons.com/source/arch/powerpc/include/asm/barrier.h |
Peter Lemenkov | 6282966 | 2012-12-29 19:26:55 +0000 | [diff] [blame] | 77 | asm("eieio" : : : "memory"); |
Stefan Tauner | fb2d77c | 2015-02-10 08:03:10 +0000 | [diff] [blame] | 78 | #elif IS_SPARC |
| 79 | #if defined(__sparc_v9__) || defined(__sparcv9) |
| 80 | /* Sparc V9 CPUs support three different memory orderings that range from x86-like TSO to PowerPC-like |
| 81 | * RMO. The modes can be switched at runtime thus to make sure we maintain the right order of access we |
| 82 | * use the strongest hardware memory barriers that exist on Sparc V9. */ |
| 83 | asm volatile ("membar #Sync" ::: "memory"); |
| 84 | #elif defined(__sparc_v8__) || defined(__sparcv8) |
| 85 | /* On SPARC V8 there is no RMO just PSO and that does not apply to I/O accesses... but if V8 code is run |
| 86 | * on V9 CPUs it might apply... or not... we issue a write barrier anyway. That's the most suitable |
| 87 | * operation in the V8 instruction set anyway. If you know better then please tell us. */ |
| 88 | asm volatile ("stbar"); |
| 89 | #else |
| 90 | #error Unknown and/or unsupported SPARC instruction set version detected. |
| 91 | #endif |
Peter Lemenkov | 6282966 | 2012-12-29 19:26:55 +0000 | [diff] [blame] | 92 | #endif |
| 93 | } |
| 94 | |
Carl-Daniel Hailfinger | 8225868 | 2013-01-08 22:49:12 +0000 | [diff] [blame] | 95 | #if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__)) |
Peter Lemenkov | 6282966 | 2012-12-29 19:26:55 +0000 | [diff] [blame] | 96 | static int release_io_perms(void *p) |
| 97 | { |
Carl-Daniel Hailfinger | 8225868 | 2013-01-08 22:49:12 +0000 | [diff] [blame] | 98 | #if defined (__sun) |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 99 | sysi86(SI86V86, V86SC_IOPL, 0); |
Stefan Tauner | 95b4b6d | 2013-07-13 20:55:33 +0000 | [diff] [blame] | 100 | #elif USE_DEV_IO |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 101 | close(io_fd); |
Stefan Tauner | 8e65654 | 2016-03-06 22:32:16 +0000 | [diff] [blame] | 102 | #elif USE_IOPERM |
| 103 | ioperm(0, 65536, 0); |
Stefan Tauner | 95b4b6d | 2013-07-13 20:55:33 +0000 | [diff] [blame] | 104 | #elif USE_IOPL |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 105 | iopl(0); |
| 106 | #endif |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 107 | return 0; |
| 108 | } |
Carl-Daniel Hailfinger | 8225868 | 2013-01-08 22:49:12 +0000 | [diff] [blame] | 109 | #endif |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 110 | |
| 111 | /* Get I/O permissions with automatic permission release on shutdown. */ |
| 112 | int rget_io_perms(void) |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 113 | { |
Carl-Daniel Hailfinger | 8225868 | 2013-01-08 22:49:12 +0000 | [diff] [blame] | 114 | #if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__)) |
| 115 | #if defined (__sun) |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 116 | if (sysi86(SI86V86, V86SC_IOPL, PS_IOPL) != 0) { |
Stefan Tauner | 95b4b6d | 2013-07-13 20:55:33 +0000 | [diff] [blame] | 117 | #elif USE_DEV_IO |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 118 | if ((io_fd = open("/dev/io", O_RDWR)) < 0) { |
Stefan Tauner | 8e65654 | 2016-03-06 22:32:16 +0000 | [diff] [blame] | 119 | #elif USE_IOPERM |
| 120 | if (ioperm(0, 65536, 1) != 0) { |
Stefan Tauner | 95b4b6d | 2013-07-13 20:55:33 +0000 | [diff] [blame] | 121 | #elif USE_IOPL |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 122 | if (iopl(3) != 0) { |
| 123 | #endif |
Stefan Tauner | 95b4b6d | 2013-07-13 20:55:33 +0000 | [diff] [blame] | 124 | msg_perr("ERROR: Could not get I/O privileges (%s).\n", strerror(errno)); |
| 125 | msg_perr("You need to be root.\n"); |
Carl-Daniel Hailfinger | b63b067 | 2010-07-02 17:12:50 +0000 | [diff] [blame] | 126 | #if defined (__OpenBSD__) |
Stefan Tauner | 95b4b6d | 2013-07-13 20:55:33 +0000 | [diff] [blame] | 127 | msg_perr("If you are root already please set securelevel=-1 in /etc/rc.securelevel and\n" |
| 128 | "reboot, or reboot into single user mode.\n"); |
| 129 | #elif defined(__NetBSD__) |
| 130 | msg_perr("If you are root already please reboot into single user mode or make sure\n" |
| 131 | "that your kernel configuration has the option INSECURE enabled.\n"); |
Carl-Daniel Hailfinger | b63b067 | 2010-07-02 17:12:50 +0000 | [diff] [blame] | 132 | #endif |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 133 | return 1; |
| 134 | } else { |
| 135 | register_shutdown(release_io_perms, NULL); |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 136 | } |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 137 | #else |
Carl-Daniel Hailfinger | 8225868 | 2013-01-08 22:49:12 +0000 | [diff] [blame] | 138 | /* DJGPP and libpayload environments have full PCI port I/O permissions by default. */ |
| 139 | /* PCI port I/O support is unimplemented on PPC/MIPS and unavailable on ARM. */ |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 140 | #endif |
Peter Lemenkov | 6282966 | 2012-12-29 19:26:55 +0000 | [diff] [blame] | 141 | return 0; |
| 142 | } |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 143 | |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 144 | void mmio_writeb(uint8_t val, void *addr) |
| 145 | { |
| 146 | *(volatile uint8_t *) addr = val; |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 147 | sync_primitive(); |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 148 | } |
| 149 | |
| 150 | void mmio_writew(uint16_t val, void *addr) |
| 151 | { |
| 152 | *(volatile uint16_t *) addr = val; |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 153 | sync_primitive(); |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | void mmio_writel(uint32_t val, void *addr) |
| 157 | { |
| 158 | *(volatile uint32_t *) addr = val; |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 159 | sync_primitive(); |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 160 | } |
| 161 | |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 162 | uint8_t mmio_readb(const void *addr) |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 163 | { |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 164 | return *(volatile const uint8_t *) addr; |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 165 | } |
| 166 | |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 167 | uint16_t mmio_readw(const void *addr) |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 168 | { |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 169 | return *(volatile const uint16_t *) addr; |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 170 | } |
| 171 | |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 172 | uint32_t mmio_readl(const void *addr) |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 173 | { |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 174 | return *(volatile const uint32_t *) addr; |
Carl-Daniel Hailfinger | fb0828f | 2010-02-12 19:35:25 +0000 | [diff] [blame] | 175 | } |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 176 | |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 177 | void mmio_readn(const void *addr, uint8_t *buf, size_t len) |
Carl-Daniel Hailfinger | ccd71c2 | 2012-03-01 22:38:27 +0000 | [diff] [blame] | 178 | { |
| 179 | memcpy(buf, addr, len); |
| 180 | return; |
| 181 | } |
| 182 | |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 183 | void mmio_le_writeb(uint8_t val, void *addr) |
| 184 | { |
| 185 | mmio_writeb(cpu_to_le8(val), addr); |
| 186 | } |
| 187 | |
| 188 | void mmio_le_writew(uint16_t val, void *addr) |
| 189 | { |
| 190 | mmio_writew(cpu_to_le16(val), addr); |
| 191 | } |
| 192 | |
| 193 | void mmio_le_writel(uint32_t val, void *addr) |
| 194 | { |
| 195 | mmio_writel(cpu_to_le32(val), addr); |
| 196 | } |
| 197 | |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 198 | uint8_t mmio_le_readb(const void *addr) |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 199 | { |
| 200 | return le_to_cpu8(mmio_readb(addr)); |
| 201 | } |
| 202 | |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 203 | uint16_t mmio_le_readw(const void *addr) |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 204 | { |
| 205 | return le_to_cpu16(mmio_readw(addr)); |
| 206 | } |
| 207 | |
Nico Huber | b4d8a2a | 2017-03-17 17:19:15 +0100 | [diff] [blame] | 208 | uint32_t mmio_le_readl(const void *addr) |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 209 | { |
| 210 | return le_to_cpu32(mmio_readl(addr)); |
| 211 | } |
Carl-Daniel Hailfinger | 54ce73a | 2011-05-03 21:49:41 +0000 | [diff] [blame] | 212 | |
| 213 | enum mmio_write_type { |
| 214 | mmio_write_type_b, |
| 215 | mmio_write_type_w, |
| 216 | mmio_write_type_l, |
| 217 | }; |
| 218 | |
| 219 | struct undo_mmio_write_data { |
| 220 | void *addr; |
| 221 | int reg; |
| 222 | enum mmio_write_type type; |
| 223 | union { |
| 224 | uint8_t bdata; |
| 225 | uint16_t wdata; |
| 226 | uint32_t ldata; |
| 227 | }; |
| 228 | }; |
| 229 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 230 | int undo_mmio_write(void *p) |
Carl-Daniel Hailfinger | 54ce73a | 2011-05-03 21:49:41 +0000 | [diff] [blame] | 231 | { |
| 232 | struct undo_mmio_write_data *data = p; |
| 233 | msg_pdbg("Restoring MMIO space at %p\n", data->addr); |
| 234 | switch (data->type) { |
| 235 | case mmio_write_type_b: |
| 236 | mmio_writeb(data->bdata, data->addr); |
| 237 | break; |
| 238 | case mmio_write_type_w: |
| 239 | mmio_writew(data->wdata, data->addr); |
| 240 | break; |
| 241 | case mmio_write_type_l: |
| 242 | mmio_writel(data->ldata, data->addr); |
| 243 | break; |
| 244 | } |
| 245 | /* p was allocated in register_undo_mmio_write. */ |
| 246 | free(p); |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 247 | return 0; |
Carl-Daniel Hailfinger | 54ce73a | 2011-05-03 21:49:41 +0000 | [diff] [blame] | 248 | } |
| 249 | |
| 250 | #define register_undo_mmio_write(a, c) \ |
| 251 | { \ |
| 252 | struct undo_mmio_write_data *undo_mmio_write_data; \ |
| 253 | undo_mmio_write_data = malloc(sizeof(struct undo_mmio_write_data)); \ |
Stefan Tauner | 269de35 | 2011-07-12 22:35:21 +0000 | [diff] [blame] | 254 | if (!undo_mmio_write_data) { \ |
| 255 | msg_gerr("Out of memory!\n"); \ |
| 256 | exit(1); \ |
| 257 | } \ |
Carl-Daniel Hailfinger | 54ce73a | 2011-05-03 21:49:41 +0000 | [diff] [blame] | 258 | undo_mmio_write_data->addr = a; \ |
| 259 | undo_mmio_write_data->type = mmio_write_type_##c; \ |
| 260 | undo_mmio_write_data->c##data = mmio_read##c(a); \ |
| 261 | register_shutdown(undo_mmio_write, undo_mmio_write_data); \ |
| 262 | } |
| 263 | |
| 264 | #define register_undo_mmio_writeb(a) register_undo_mmio_write(a, b) |
| 265 | #define register_undo_mmio_writew(a) register_undo_mmio_write(a, w) |
| 266 | #define register_undo_mmio_writel(a) register_undo_mmio_write(a, l) |
| 267 | |
| 268 | void rmmio_writeb(uint8_t val, void *addr) |
| 269 | { |
| 270 | register_undo_mmio_writeb(addr); |
| 271 | mmio_writeb(val, addr); |
| 272 | } |
| 273 | |
| 274 | void rmmio_writew(uint16_t val, void *addr) |
| 275 | { |
| 276 | register_undo_mmio_writew(addr); |
| 277 | mmio_writew(val, addr); |
| 278 | } |
| 279 | |
| 280 | void rmmio_writel(uint32_t val, void *addr) |
| 281 | { |
| 282 | register_undo_mmio_writel(addr); |
| 283 | mmio_writel(val, addr); |
| 284 | } |
| 285 | |
| 286 | void rmmio_le_writeb(uint8_t val, void *addr) |
| 287 | { |
| 288 | register_undo_mmio_writeb(addr); |
| 289 | mmio_le_writeb(val, addr); |
| 290 | } |
| 291 | |
| 292 | void rmmio_le_writew(uint16_t val, void *addr) |
| 293 | { |
| 294 | register_undo_mmio_writew(addr); |
| 295 | mmio_le_writew(val, addr); |
| 296 | } |
| 297 | |
| 298 | void rmmio_le_writel(uint32_t val, void *addr) |
| 299 | { |
| 300 | register_undo_mmio_writel(addr); |
| 301 | mmio_le_writel(val, addr); |
| 302 | } |
| 303 | |
| 304 | void rmmio_valb(void *addr) |
| 305 | { |
| 306 | register_undo_mmio_writeb(addr); |
| 307 | } |
| 308 | |
| 309 | void rmmio_valw(void *addr) |
| 310 | { |
| 311 | register_undo_mmio_writew(addr); |
| 312 | } |
| 313 | |
| 314 | void rmmio_vall(void *addr) |
| 315 | { |
| 316 | register_undo_mmio_writel(addr); |
| 317 | } |