blob: 1e55f8158153637bccb9f9dca840ed46ad66628b [file] [log] [blame]
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2011 Carl-Daniel Hailfinger
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000014 */
15
16/* Datasheet: http://download.intel.com/design/network/datashts/82559_Fast_Ethernet_Multifunction_PCI_Cardbus_Controller_Datasheet.pdf */
17
18#include <stdlib.h>
19#include "flash.h"
20#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000021#include "hwaccess.h"
Thomas Heijligen74b4aa02021-12-14 17:52:30 +010022#include "hwaccess_physmap.h"
Thomas Heijligend96c97c2021-11-02 21:03:00 +010023#include "platform/pci.h"
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000024
Jacob Garberafc3ad62019-06-24 16:05:28 -060025static uint8_t *nicintel_bar;
26static uint8_t *nicintel_control_bar;
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000027
Thomas Heijligencc853d82021-05-04 15:32:17 +020028static const struct dev_entry nics_intel[] = {
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000029 {PCI_VENDOR_ID_INTEL, 0x1209, NT, "Intel", "8255xER/82551IT Fast Ethernet Controller"},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +000030 {PCI_VENDOR_ID_INTEL, 0x1229, OK, "Intel", "82557/8/9/0/1 Ethernet Pro 100"},
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000031
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000032 {0},
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000033};
34
35/* Arbitrary limit, taken from the datasheet I just had lying around.
36 * 128 kByte on the 82559 device. Or not. Depends on whom you ask.
37 */
38#define NICINTEL_MEMMAP_SIZE (128 * 1024)
39#define NICINTEL_MEMMAP_MASK (NICINTEL_MEMMAP_SIZE - 1)
40
Elyes HAOUAS124ef382018-03-27 12:15:09 +020041#define NICINTEL_CONTROL_MEMMAP_SIZE 0x10
David Hendricks8bb20212011-06-14 01:35:36 +000042
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000043#define CSR_FCR 0x0c
44
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000045static void nicintel_chip_writeb(const struct flashctx *flash, uint8_t val,
46 chipaddr addr);
47static uint8_t nicintel_chip_readb(const struct flashctx *flash,
48 const chipaddr addr);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +000049static const struct par_master par_master_nicintel = {
Thomas Heijligen43040f22022-06-23 14:38:35 +020050 .chip_readb = nicintel_chip_readb,
51 .chip_readw = fallback_chip_readw,
52 .chip_readl = fallback_chip_readl,
53 .chip_readn = fallback_chip_readn,
54 .chip_writeb = nicintel_chip_writeb,
55 .chip_writew = fallback_chip_writew,
56 .chip_writel = fallback_chip_writel,
57 .chip_writen = fallback_chip_writen,
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000058};
59
Thomas Heijligencc853d82021-05-04 15:32:17 +020060static int nicintel_init(void)
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000061{
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000062 struct pci_dev *dev = NULL;
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000063 uintptr_t addr;
64
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000065 /* FIXME: BAR2 is not available if the device uses the CardBus function. */
66 dev = pcidev_init(nics_intel, PCI_BASE_ADDRESS_2);
67 if (!dev)
68 return 1;
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000069
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000070 addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_2);
Niklas Söderlund89edf362013-08-23 23:29:23 +000071 if (!addr)
72 return 1;
73
Stefan Tauner7fb5aa02013-08-14 15:48:44 +000074 nicintel_bar = rphysmap("Intel NIC flash", addr, NICINTEL_MEMMAP_SIZE);
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000075 if (nicintel_bar == ERROR_PTR)
Stefan Tauner7fb5aa02013-08-14 15:48:44 +000076 return 1;
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000077
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000078 addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0);
Niklas Söderlund89edf362013-08-23 23:29:23 +000079 if (!addr)
80 return 1;
81
Stefan Tauner7fb5aa02013-08-14 15:48:44 +000082 nicintel_control_bar = rphysmap("Intel NIC control/status reg", addr, NICINTEL_CONTROL_MEMMAP_SIZE);
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000083 if (nicintel_control_bar == ERROR_PTR)
David Hendricks8bb20212011-06-14 01:35:36 +000084 return 1;
85
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000086 /* FIXME: This register is pretty undocumented in all publicly available
87 * documentation from Intel. Let me quote the complete info we have:
88 * "Flash Control Register: The Flash Control register allows the CPU to
89 * enable writes to an external Flash. The Flash Control Register is a
90 * 32-bit field that allows access to an external Flash device."
91 * Ah yes, we also know where it is, but we have absolutely _no_ idea
92 * what we should do with it. Write 0x0001 because we have nothing
93 * better to do with our time.
94 */
95 pci_rmmio_writew(0x0001, nicintel_control_bar + CSR_FCR);
96
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000097 max_rom_decode.parallel = NICINTEL_MEMMAP_SIZE;
Anastasia Klimchukc1f2a472021-08-27 15:47:46 +100098 return register_par_master(&par_master_nicintel, BUS_PARALLEL, NULL);
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000099}
100
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000101static void nicintel_chip_writeb(const struct flashctx *flash, uint8_t val,
102 chipaddr addr)
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000103{
104 pci_mmio_writeb(val, nicintel_bar + (addr & NICINTEL_MEMMAP_MASK));
105}
106
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000107static uint8_t nicintel_chip_readb(const struct flashctx *flash,
108 const chipaddr addr)
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000109{
110 return pci_mmio_readb(nicintel_bar + (addr & NICINTEL_MEMMAP_MASK));
111}
Thomas Heijligencc853d82021-05-04 15:32:17 +0200112
113const struct programmer_entry programmer_nicintel = {
114 .name = "nicintel",
115 .type = PCI,
116 .devs.dev = nics_intel,
117 .init = nicintel_init,
118 .map_flash_region = fallback_map,
119 .unmap_flash_region = fallback_unmap,
120 .delay = internal_delay,
121};