blob: 381f861929b51c9fa7e2a9fd4e7f64dbb25ff003 [file] [log] [blame]
Uwe Hermann2bc98f62009-09-30 18:29:55 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009 Uwe Hermann <uwe@hermann-uwe.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Uwe Hermann2bc98f62009-09-30 18:29:55 +000015 */
16
Felix Singer980d6b82022-08-19 02:48:15 +020017#include <stdbool.h>
Uwe Hermann2bc98f62009-09-30 18:29:55 +000018#include <stdlib.h>
19#include <string.h>
Uwe Hermann2bc98f62009-09-30 18:29:55 +000020#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000021#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000022#include "hwaccess.h"
Thomas Heijligena0655202021-12-14 16:36:05 +010023#include "hwaccess_x86_io.h"
Thomas Heijligend96c97c2021-11-02 21:03:00 +010024#include "platform/pci.h"
Uwe Hermann2bc98f62009-09-30 18:29:55 +000025
26#define PCI_VENDOR_ID_NVIDIA 0x10de
27
Carl-Daniel Hailfingerfb2c4c32010-07-17 22:42:33 +000028/* Mask to restrict flash accesses to a 128kB memory window.
29 * FIXME: Is this size a one-fits-all or card dependent?
30 */
31#define GFXNVIDIA_MEMMAP_MASK ((1 << 17) - 1)
David Hendricks8bb20212011-06-14 01:35:36 +000032#define GFXNVIDIA_MEMMAP_SIZE (16 * 1024 * 1024)
Carl-Daniel Hailfingerfb2c4c32010-07-17 22:42:33 +000033
Jacob Garberafc3ad62019-06-24 16:05:28 -060034static uint8_t *nvidia_bar;
Uwe Hermann2bc98f62009-09-30 18:29:55 +000035
Thomas Heijligencc853d82021-05-04 15:32:17 +020036static const struct dev_entry gfx_nvidia[] = {
Michael Karcher84486392010-02-24 00:04:40 +000037 {0x10de, 0x0010, NT, "NVIDIA", "Mutara V08 [NV2]" },
38 {0x10de, 0x0018, NT, "NVIDIA", "RIVA 128" },
39 {0x10de, 0x0020, NT, "NVIDIA", "RIVA TNT" },
40 {0x10de, 0x0028, NT, "NVIDIA", "RIVA TNT2/TNT2 Pro" },
41 {0x10de, 0x0029, NT, "NVIDIA", "RIVA TNT2 Ultra" },
42 {0x10de, 0x002c, NT, "NVIDIA", "Vanta/Vanta LT" },
43 {0x10de, 0x002d, OK, "NVIDIA", "RIVA TNT2 Model 64/Model 64 Pro" },
44 {0x10de, 0x00a0, NT, "NVIDIA", "Aladdin TNT2" },
45 {0x10de, 0x0100, NT, "NVIDIA", "GeForce 256" },
46 {0x10de, 0x0101, NT, "NVIDIA", "GeForce DDR" },
47 {0x10de, 0x0103, NT, "NVIDIA", "Quadro" },
48 {0x10de, 0x0110, NT, "NVIDIA", "GeForce2 MX" },
49 {0x10de, 0x0111, NT, "NVIDIA", "GeForce2 MX" },
50 {0x10de, 0x0112, NT, "NVIDIA", "GeForce2 GO" },
51 {0x10de, 0x0113, NT, "NVIDIA", "Quadro2 MXR" },
52 {0x10de, 0x0150, NT, "NVIDIA", "GeForce2 GTS/Pro" },
53 {0x10de, 0x0151, NT, "NVIDIA", "GeForce2 GTS" },
54 {0x10de, 0x0152, NT, "NVIDIA", "GeForce2 Ultra" },
55 {0x10de, 0x0153, NT, "NVIDIA", "Quadro2 Pro" },
56 {0x10de, 0x0200, NT, "NVIDIA", "GeForce 3 nFX" },
57 {0x10de, 0x0201, NT, "NVIDIA", "GeForce 3 nFX" },
58 {0x10de, 0x0202, NT, "NVIDIA", "GeForce 3 nFX Ultra" },
59 {0x10de, 0x0203, NT, "NVIDIA", "Quadro 3 DDC" },
Uwe Hermann2bc98f62009-09-30 18:29:55 +000060
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000061 {0},
Uwe Hermann2bc98f62009-09-30 18:29:55 +000062};
63
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000064static void gfxnvidia_chip_writeb(const struct flashctx *flash, uint8_t val,
65 chipaddr addr);
66static uint8_t gfxnvidia_chip_readb(const struct flashctx *flash,
67 const chipaddr addr);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +000068static const struct par_master par_master_gfxnvidia = {
Felix Singerdd547c72021-10-13 13:56:38 +020069 .chip_readb = gfxnvidia_chip_readb,
70 .chip_readw = fallback_chip_readw,
71 .chip_readl = fallback_chip_readl,
72 .chip_readn = fallback_chip_readn,
73 .chip_writeb = gfxnvidia_chip_writeb,
74 .chip_writew = fallback_chip_writew,
75 .chip_writel = fallback_chip_writel,
76 .chip_writen = fallback_chip_writen,
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000077};
78
Thomas Heijligencc853d82021-05-04 15:32:17 +020079static int gfxnvidia_init(void)
Uwe Hermann2bc98f62009-09-30 18:29:55 +000080{
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000081 struct pci_dev *dev = NULL;
Uwe Hermann2bc98f62009-09-30 18:29:55 +000082 uint32_t reg32;
83
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000084 if (rget_io_perms())
85 return 1;
Uwe Hermann2bc98f62009-09-30 18:29:55 +000086
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000087 dev = pcidev_init(gfx_nvidia, PCI_BASE_ADDRESS_0);
88 if (!dev)
89 return 1;
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +000090
Stefan Tauner0ccec8f2014-06-01 23:49:03 +000091 uint32_t io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0);
Niklas Söderlund89edf362013-08-23 23:29:23 +000092 if (!io_base_addr)
93 return 1;
94
Uwe Hermann2bc98f62009-09-30 18:29:55 +000095 io_base_addr += 0x300000;
Sean Nelson8e5e73e2010-01-09 23:54:05 +000096 msg_pinfo("Detected NVIDIA I/O base address: 0x%x.\n", io_base_addr);
Uwe Hermann2bc98f62009-09-30 18:29:55 +000097
Stefan Tauner7fb5aa02013-08-14 15:48:44 +000098 nvidia_bar = rphysmap("NVIDIA", io_base_addr, GFXNVIDIA_MEMMAP_SIZE);
99 if (nvidia_bar == ERROR_PTR)
David Hendricks8bb20212011-06-14 01:35:36 +0000100 return 1;
101
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000102 /* Allow access to flash interface (will disable screen). */
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000103 reg32 = pci_read_long(dev, 0x50);
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000104 reg32 &= ~(1 << 0);
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000105 rpci_write_long(dev, 0x50, reg32);
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000106
Carl-Daniel Hailfingerbf3af292010-07-29 14:41:46 +0000107 /* Write/erase doesn't work. */
Felix Singer980d6b82022-08-19 02:48:15 +0200108 programmer_may_write = false;
Anastasia Klimchukc1f2a472021-08-27 15:47:46 +1000109 return register_par_master(&par_master_gfxnvidia, BUS_PARALLEL, NULL);
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000110}
111
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000112static void gfxnvidia_chip_writeb(const struct flashctx *flash, uint8_t val,
113 chipaddr addr)
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000114{
Carl-Daniel Hailfinger1d3a2fe2010-07-27 22:03:46 +0000115 pci_mmio_writeb(val, nvidia_bar + (addr & GFXNVIDIA_MEMMAP_MASK));
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000116}
117
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000118static uint8_t gfxnvidia_chip_readb(const struct flashctx *flash,
119 const chipaddr addr)
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000120{
Carl-Daniel Hailfinger1d3a2fe2010-07-27 22:03:46 +0000121 return pci_mmio_readb(nvidia_bar + (addr & GFXNVIDIA_MEMMAP_MASK));
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000122}
Thomas Heijligencc853d82021-05-04 15:32:17 +0200123
124const struct programmer_entry programmer_gfxnvidia = {
125 .name = "gfxnvidia",
126 .type = PCI,
127 .devs.dev = gfx_nvidia,
128 .init = gfxnvidia_init,
129 .map_flash_region = fallback_map,
130 .unmap_flash_region = fallback_unmap,
131 .delay = internal_delay,
132};