Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2010 Andrew Morgan <ziltro@ziltro.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 19 | */ |
| 20 | |
| 21 | #if defined(__i386__) || defined(__x86_64__) |
| 22 | |
| 23 | #include <stdlib.h> |
| 24 | #include "flash.h" |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 25 | #include "programmer.h" |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 26 | |
| 27 | #define PCI_VENDOR_ID_NATSEMI 0x100b |
| 28 | |
| 29 | #define BOOT_ROM_ADDR 0x50 |
| 30 | #define BOOT_ROM_DATA 0x54 |
| 31 | |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 32 | const struct pcidev_status nics_natsemi[] = { |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 33 | {0x100b, 0x0020, NT, "National Semiconductor", "DP83815/DP83816"}, |
| 34 | {0x100b, 0x0022, NT, "National Semiconductor", "DP83820"}, |
| 35 | {}, |
| 36 | }; |
| 37 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 38 | static int nicnatsemi_shutdown(void *data) |
| 39 | { |
| 40 | pci_cleanup(pacc); |
| 41 | release_io_perms(); |
| 42 | return 0; |
| 43 | } |
| 44 | |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 45 | int nicnatsemi_init(void) |
| 46 | { |
| 47 | get_io_perms(); |
| 48 | |
Carl-Daniel Hailfinger | 40446ee | 2011-03-07 01:08:09 +0000 | [diff] [blame] | 49 | io_base_addr = pcidev_init(PCI_BASE_ADDRESS_0, nics_natsemi); |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 50 | |
| 51 | buses_supported = CHIP_BUSTYPE_PARALLEL; |
| 52 | |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 53 | /* The datasheet shows address lines MA0-MA16 in one place and MA0-MA15 |
| 54 | * in another. My NIC has MA16 connected to A16 on the boot ROM socket |
| 55 | * so I'm assuming it is accessible. If not then next line wants to be |
| 56 | * max_rom_decode.parallel = 65536; and the mask in the read/write |
| 57 | * functions below wants to be 0x0000FFFF. |
| 58 | */ |
| 59 | max_rom_decode.parallel = 131072; |
| 60 | |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 61 | if (register_shutdown(nicnatsemi_shutdown, NULL)) |
| 62 | return 1; |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 63 | return 0; |
| 64 | } |
| 65 | |
| 66 | void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr) |
| 67 | { |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 68 | OUTL((uint32_t)addr & 0x0001FFFF, io_base_addr + BOOT_ROM_ADDR); |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 69 | /* |
| 70 | * The datasheet requires 32 bit accesses to this register, but it seems |
| 71 | * that requirement might only apply if the register is memory mapped. |
David Borg | 243ec63 | 2010-08-08 17:04:21 +0000 | [diff] [blame] | 72 | * Bits 8-31 of this register are apparently don't care, and if this |
| 73 | * register is I/O port mapped, 8 bit accesses to the lowest byte of the |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 74 | * register seem to work fine. Due to that, we ignore the advice in the |
| 75 | * data sheet. |
| 76 | */ |
| 77 | OUTB(val, io_base_addr + BOOT_ROM_DATA); |
| 78 | } |
| 79 | |
| 80 | uint8_t nicnatsemi_chip_readb(const chipaddr addr) |
| 81 | { |
Andrew Morgan | 74a828a | 2010-07-21 15:12:07 +0000 | [diff] [blame] | 82 | OUTL(((uint32_t)addr & 0x0001FFFF), io_base_addr + BOOT_ROM_ADDR); |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 83 | /* |
| 84 | * The datasheet requires 32 bit accesses to this register, but it seems |
| 85 | * that requirement might only apply if the register is memory mapped. |
David Borg | 243ec63 | 2010-08-08 17:04:21 +0000 | [diff] [blame] | 86 | * Bits 8-31 of this register are apparently don't care, and if this |
| 87 | * register is I/O port mapped, 8 bit accesses to the lowest byte of the |
Andrew Morgan | c29c2e7 | 2010-06-07 22:37:54 +0000 | [diff] [blame] | 88 | * register seem to work fine. Due to that, we ignore the advice in the |
| 89 | * data sheet. |
| 90 | */ |
| 91 | return INB(io_base_addr + BOOT_ROM_DATA); |
| 92 | } |
| 93 | |
| 94 | #else |
| 95 | #error PCI port I/O access is not supported on this architecture yet. |
| 96 | #endif |