Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2011 Carl-Daniel Hailfinger |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; version 2 of the License. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | /* Datasheet: http://download.intel.com/design/network/datashts/82559_Fast_Ethernet_Multifunction_PCI_Cardbus_Controller_Datasheet.pdf */ |
| 17 | |
| 18 | #include <stdlib.h> |
| 19 | #include "flash.h" |
| 20 | #include "programmer.h" |
Patrick Georgi | 32508eb | 2012-07-20 20:35:14 +0000 | [diff] [blame] | 21 | #include "hwaccess.h" |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 22 | |
Jacob Garber | afc3ad6 | 2019-06-24 16:05:28 -0600 | [diff] [blame] | 23 | static uint8_t *nicintel_bar; |
| 24 | static uint8_t *nicintel_control_bar; |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 25 | |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 26 | static const struct dev_entry nics_intel[] = { |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 27 | {PCI_VENDOR_ID_INTEL, 0x1209, NT, "Intel", "8255xER/82551IT Fast Ethernet Controller"}, |
Sylvain "ythier" Hitier | 3093f8f | 2011-09-03 11:22:27 +0000 | [diff] [blame] | 28 | {PCI_VENDOR_ID_INTEL, 0x1229, OK, "Intel", "82557/8/9/0/1 Ethernet Pro 100"}, |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 29 | |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 30 | {0}, |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 31 | }; |
| 32 | |
| 33 | /* Arbitrary limit, taken from the datasheet I just had lying around. |
| 34 | * 128 kByte on the 82559 device. Or not. Depends on whom you ask. |
| 35 | */ |
| 36 | #define NICINTEL_MEMMAP_SIZE (128 * 1024) |
| 37 | #define NICINTEL_MEMMAP_MASK (NICINTEL_MEMMAP_SIZE - 1) |
| 38 | |
Elyes HAOUAS | 124ef38 | 2018-03-27 12:15:09 +0200 | [diff] [blame] | 39 | #define NICINTEL_CONTROL_MEMMAP_SIZE 0x10 |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 40 | |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 41 | #define CSR_FCR 0x0c |
| 42 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 43 | static void nicintel_chip_writeb(const struct flashctx *flash, uint8_t val, |
| 44 | chipaddr addr); |
| 45 | static uint8_t nicintel_chip_readb(const struct flashctx *flash, |
| 46 | const chipaddr addr); |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 47 | static const struct par_master par_master_nicintel = { |
Thomas Heijligen | 43040f2 | 2022-06-23 14:38:35 +0200 | [diff] [blame] | 48 | .chip_readb = nicintel_chip_readb, |
| 49 | .chip_readw = fallback_chip_readw, |
| 50 | .chip_readl = fallback_chip_readl, |
| 51 | .chip_readn = fallback_chip_readn, |
| 52 | .chip_writeb = nicintel_chip_writeb, |
| 53 | .chip_writew = fallback_chip_writew, |
| 54 | .chip_writel = fallback_chip_writel, |
| 55 | .chip_writen = fallback_chip_writen, |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 56 | }; |
| 57 | |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 58 | static int nicintel_init(void) |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 59 | { |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 60 | struct pci_dev *dev = NULL; |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 61 | uintptr_t addr; |
| 62 | |
| 63 | /* Needed only for PCI accesses on some platforms. |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 64 | * FIXME: Refactor that into get_mem_perms/rget_io_perms/get_pci_perms? |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 65 | */ |
Carl-Daniel Hailfinger | d6bb828 | 2012-07-21 17:27:08 +0000 | [diff] [blame] | 66 | if (rget_io_perms()) |
| 67 | return 1; |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 68 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 69 | /* FIXME: BAR2 is not available if the device uses the CardBus function. */ |
| 70 | dev = pcidev_init(nics_intel, PCI_BASE_ADDRESS_2); |
| 71 | if (!dev) |
| 72 | return 1; |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 73 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 74 | addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_2); |
Niklas Söderlund | 89edf36 | 2013-08-23 23:29:23 +0000 | [diff] [blame] | 75 | if (!addr) |
| 76 | return 1; |
| 77 | |
Stefan Tauner | 7fb5aa0 | 2013-08-14 15:48:44 +0000 | [diff] [blame] | 78 | nicintel_bar = rphysmap("Intel NIC flash", addr, NICINTEL_MEMMAP_SIZE); |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 79 | if (nicintel_bar == ERROR_PTR) |
Stefan Tauner | 7fb5aa0 | 2013-08-14 15:48:44 +0000 | [diff] [blame] | 80 | return 1; |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 81 | |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 82 | addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0); |
Niklas Söderlund | 89edf36 | 2013-08-23 23:29:23 +0000 | [diff] [blame] | 83 | if (!addr) |
| 84 | return 1; |
| 85 | |
Stefan Tauner | 7fb5aa0 | 2013-08-14 15:48:44 +0000 | [diff] [blame] | 86 | nicintel_control_bar = rphysmap("Intel NIC control/status reg", addr, NICINTEL_CONTROL_MEMMAP_SIZE); |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 87 | if (nicintel_control_bar == ERROR_PTR) |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 88 | return 1; |
| 89 | |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 90 | /* FIXME: This register is pretty undocumented in all publicly available |
| 91 | * documentation from Intel. Let me quote the complete info we have: |
| 92 | * "Flash Control Register: The Flash Control register allows the CPU to |
| 93 | * enable writes to an external Flash. The Flash Control Register is a |
| 94 | * 32-bit field that allows access to an external Flash device." |
| 95 | * Ah yes, we also know where it is, but we have absolutely _no_ idea |
| 96 | * what we should do with it. Write 0x0001 because we have nothing |
| 97 | * better to do with our time. |
| 98 | */ |
| 99 | pci_rmmio_writew(0x0001, nicintel_control_bar + CSR_FCR); |
| 100 | |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 101 | max_rom_decode.parallel = NICINTEL_MEMMAP_SIZE; |
Anastasia Klimchuk | b91a203 | 2021-05-21 09:40:58 +1000 | [diff] [blame] | 102 | register_par_master(&par_master_nicintel, BUS_PARALLEL, NULL); |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 103 | |
| 104 | return 0; |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 105 | } |
| 106 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 107 | static void nicintel_chip_writeb(const struct flashctx *flash, uint8_t val, |
| 108 | chipaddr addr) |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 109 | { |
| 110 | pci_mmio_writeb(val, nicintel_bar + (addr & NICINTEL_MEMMAP_MASK)); |
| 111 | } |
| 112 | |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 113 | static uint8_t nicintel_chip_readb(const struct flashctx *flash, |
| 114 | const chipaddr addr) |
Carl-Daniel Hailfinger | b713d2e | 2011-05-08 00:24:18 +0000 | [diff] [blame] | 115 | { |
| 116 | return pci_mmio_readb(nicintel_bar + (addr & NICINTEL_MEMMAP_MASK)); |
| 117 | } |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 118 | |
| 119 | const struct programmer_entry programmer_nicintel = { |
| 120 | .name = "nicintel", |
| 121 | .type = PCI, |
| 122 | .devs.dev = nics_intel, |
| 123 | .init = nicintel_init, |
| 124 | .map_flash_region = fallback_map, |
| 125 | .unmap_flash_region = fallback_unmap, |
| 126 | .delay = internal_delay, |
| 127 | }; |