blob: eb2a7f882a99555ed85cd3d39d3faf591c61217b [file] [log] [blame]
Andrew Morganc29c2e72010-06-07 22:37:54 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Andrew Morgan <ziltro@ziltro.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#if defined(__i386__) || defined(__x86_64__)
22
23#include <stdlib.h>
24#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000025#include "programmer.h"
Andrew Morganc29c2e72010-06-07 22:37:54 +000026
27#define PCI_VENDOR_ID_NATSEMI 0x100b
28
29#define BOOT_ROM_ADDR 0x50
30#define BOOT_ROM_DATA 0x54
31
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +000032const struct pcidev_status nics_natsemi[] = {
Andrew Morganc29c2e72010-06-07 22:37:54 +000033 {0x100b, 0x0020, NT, "National Semiconductor", "DP83815/DP83816"},
34 {0x100b, 0x0022, NT, "National Semiconductor", "DP83820"},
35 {},
36};
37
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000038static void nicnatsemi_chip_writeb(const struct flashctx *flash, uint8_t val,
39 chipaddr addr);
40static uint8_t nicnatsemi_chip_readb(const struct flashctx *flash,
41 const chipaddr addr);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000042static const struct par_programmer par_programmer_nicnatsemi = {
43 .chip_readb = nicnatsemi_chip_readb,
44 .chip_readw = fallback_chip_readw,
45 .chip_readl = fallback_chip_readl,
46 .chip_readn = fallback_chip_readn,
47 .chip_writeb = nicnatsemi_chip_writeb,
48 .chip_writew = fallback_chip_writew,
49 .chip_writel = fallback_chip_writel,
50 .chip_writen = fallback_chip_writen,
51};
52
David Hendricks8bb20212011-06-14 01:35:36 +000053static int nicnatsemi_shutdown(void *data)
54{
55 pci_cleanup(pacc);
56 release_io_perms();
57 return 0;
58}
59
Andrew Morganc29c2e72010-06-07 22:37:54 +000060int nicnatsemi_init(void)
61{
62 get_io_perms();
63
Carl-Daniel Hailfinger40446ee2011-03-07 01:08:09 +000064 io_base_addr = pcidev_init(PCI_BASE_ADDRESS_0, nics_natsemi);
Andrew Morganc29c2e72010-06-07 22:37:54 +000065
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000066 if (register_shutdown(nicnatsemi_shutdown, NULL))
67 return 1;
Andrew Morganc29c2e72010-06-07 22:37:54 +000068
Andrew Morgan74a828a2010-07-21 15:12:07 +000069 /* The datasheet shows address lines MA0-MA16 in one place and MA0-MA15
70 * in another. My NIC has MA16 connected to A16 on the boot ROM socket
71 * so I'm assuming it is accessible. If not then next line wants to be
72 * max_rom_decode.parallel = 65536; and the mask in the read/write
73 * functions below wants to be 0x0000FFFF.
74 */
75 max_rom_decode.parallel = 131072;
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +000076 register_par_programmer(&par_programmer_nicnatsemi, BUS_PARALLEL);
Andrew Morgan74a828a2010-07-21 15:12:07 +000077
Andrew Morganc29c2e72010-06-07 22:37:54 +000078 return 0;
79}
80
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000081static void nicnatsemi_chip_writeb(const struct flashctx *flash, uint8_t val,
82 chipaddr addr)
Andrew Morganc29c2e72010-06-07 22:37:54 +000083{
Andrew Morgan74a828a2010-07-21 15:12:07 +000084 OUTL((uint32_t)addr & 0x0001FFFF, io_base_addr + BOOT_ROM_ADDR);
Andrew Morganc29c2e72010-06-07 22:37:54 +000085 /*
86 * The datasheet requires 32 bit accesses to this register, but it seems
87 * that requirement might only apply if the register is memory mapped.
David Borg243ec632010-08-08 17:04:21 +000088 * Bits 8-31 of this register are apparently don't care, and if this
89 * register is I/O port mapped, 8 bit accesses to the lowest byte of the
Andrew Morganc29c2e72010-06-07 22:37:54 +000090 * register seem to work fine. Due to that, we ignore the advice in the
91 * data sheet.
92 */
93 OUTB(val, io_base_addr + BOOT_ROM_DATA);
94}
95
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000096static uint8_t nicnatsemi_chip_readb(const struct flashctx *flash,
97 const chipaddr addr)
Andrew Morganc29c2e72010-06-07 22:37:54 +000098{
Andrew Morgan74a828a2010-07-21 15:12:07 +000099 OUTL(((uint32_t)addr & 0x0001FFFF), io_base_addr + BOOT_ROM_ADDR);
Andrew Morganc29c2e72010-06-07 22:37:54 +0000100 /*
101 * The datasheet requires 32 bit accesses to this register, but it seems
102 * that requirement might only apply if the register is memory mapped.
David Borg243ec632010-08-08 17:04:21 +0000103 * Bits 8-31 of this register are apparently don't care, and if this
104 * register is I/O port mapped, 8 bit accesses to the lowest byte of the
Andrew Morganc29c2e72010-06-07 22:37:54 +0000105 * register seem to work fine. Due to that, we ignore the advice in the
106 * data sheet.
107 */
108 return INB(io_base_addr + BOOT_ROM_DATA);
109}
110
111#else
112#error PCI port I/O access is not supported on this architecture yet.
113#endif