blob: 598aa67a07a8c4fb163e8e91f91966665f0e5034 [file] [log] [blame]
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009,2010 Carl-Daniel Hailfinger
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
Peter Lemenkov62829662012-12-29 19:26:55 +000021#define IS_X86 (defined(__i386__) || defined(__x86_64__) || defined(__amd64__))
22#define IS_MIPS (defined (__mips) || defined (__mips__) || defined (__MIPS__) || defined (mips))
23#define IS_PPC (defined(__powerpc__) || defined(__powerpc64__) || defined(__ppc__) || defined(__ppc64__))
24#define IS_ARM (defined (__arm__) || defined (_ARM))
25#if !(IS_X86 || IS_MIPS || IS_PPC || IS_ARM)
26#error Unknown architecture
27#endif
28
29#define IS_BSD (defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__) || defined(__OpenBSD__))
30#define IS_LINUX (defined(__gnu_linux__) || defined(__linux__))
Stefan Taunere038e902013-02-04 04:38:42 +000031#define IS_MACOSX (defined(__APPLE__) && defined(__MACH__))
32#if !(IS_BSD || IS_LINUX || IS_MACOSX || defined(__DJGPP__) || defined(__LIBPAYLOAD__) || defined(__sun))
Peter Lemenkov62829662012-12-29 19:26:55 +000033#error "Unknown operating system"
34#endif
35
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000036#include <stdint.h>
37#include <string.h>
38#include <stdlib.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000039#include <sys/types.h>
Patrick Georgia9095a92010-09-30 17:03:32 +000040#if !defined (__DJGPP__) && !defined(__LIBPAYLOAD__)
Carl-Daniel Hailfinger831e8f42010-05-30 22:24:40 +000041#include <unistd.h>
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000042#include <fcntl.h>
Patrick Georgia9095a92010-09-30 17:03:32 +000043#endif
44#if !defined (__DJGPP__)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000045#include <errno.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000046#endif
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000047#include "flash.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000048#include "hwaccess.h"
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000049
Peter Lemenkov62829662012-12-29 19:26:55 +000050#if IS_X86 && IS_BSD
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000051int io_fd;
52#endif
53
Peter Lemenkov62829662012-12-29 19:26:55 +000054/* Prevent reordering and/or merging of reads/writes to hardware.
55 * Such reordering and/or merging would break device accesses which depend on the exact access order.
56 */
57static inline void sync_primitive(void)
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000058{
Peter Lemenkov62829662012-12-29 19:26:55 +000059/* This is needed only on PowerPC because...
60 * - x86 uses uncached accesses which have a strongly ordered memory model and
61 * - MIPS uses uncached accesses in mode 2 on /dev/mem which has also a strongly ordered memory model
62 * - ARM uses a strongly ordered memory model for device memories.
63 */
64#if IS_PPC
65 asm("eieio" : : : "memory");
66#endif
67}
68
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000069#if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__))
Peter Lemenkov62829662012-12-29 19:26:55 +000070static int release_io_perms(void *p)
71{
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000072#if defined (__sun)
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000073 sysi86(SI86V86, V86SC_IOPL, 0);
Peter Lemenkov62829662012-12-29 19:26:55 +000074#elif IS_BSD
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000075 close(io_fd);
Stefan Taunere038e902013-02-04 04:38:42 +000076#elif IS_LINUX || IS_MACOSX
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000077 iopl(0);
78#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000079 return 0;
80}
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000081#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +000082
83/* Get I/O permissions with automatic permission release on shutdown. */
84int rget_io_perms(void)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000085{
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +000086#if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__))
87#if defined (__sun)
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000088 if (sysi86(SI86V86, V86SC_IOPL, PS_IOPL) != 0) {
Peter Lemenkov62829662012-12-29 19:26:55 +000089#elif IS_BSD
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000090 if ((io_fd = open("/dev/io", O_RDWR)) < 0) {
Stefan Taunere038e902013-02-04 04:38:42 +000091#elif IS_LINUX || IS_MACOSX
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000092 if (iopl(3) != 0) {
93#endif
Sean Nelson316a29f2010-05-07 20:09:04 +000094 msg_perr("ERROR: Could not get I/O privileges (%s).\n"
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +000095 "You need to be root.\n", strerror(errno));
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +000096#if defined (__OpenBSD__)
Peter Lemenkov62829662012-12-29 19:26:55 +000097 msg_perr("Please set securelevel=-1 in /etc/rc.securelevel and reboot, or reboot into \n");
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +000098 msg_perr("single user mode.\n");
99#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000100 return 1;
101 } else {
102 register_shutdown(release_io_perms, NULL);
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000103 }
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000104#else
Carl-Daniel Hailfinger82258682013-01-08 22:49:12 +0000105 /* DJGPP and libpayload environments have full PCI port I/O permissions by default. */
106 /* PCI port I/O support is unimplemented on PPC/MIPS and unavailable on ARM. */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000107#endif
Peter Lemenkov62829662012-12-29 19:26:55 +0000108 return 0;
109}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000110
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000111void mmio_writeb(uint8_t val, void *addr)
112{
113 *(volatile uint8_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000114 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000115}
116
117void mmio_writew(uint16_t val, void *addr)
118{
119 *(volatile uint16_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000120 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000121}
122
123void mmio_writel(uint32_t val, void *addr)
124{
125 *(volatile uint32_t *) addr = val;
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000126 sync_primitive();
Carl-Daniel Hailfingerfb0828f2010-02-12 19:35:25 +0000127}
128
129uint8_t mmio_readb(void *addr)
130{
131 return *(volatile uint8_t *) addr;
132}
133
134uint16_t mmio_readw(void *addr)
135{
136 return *(volatile uint16_t *) addr;
137}
138
139uint32_t mmio_readl(void *addr)
140{
141 return *(volatile uint32_t *) addr;
142}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000143
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000144void mmio_readn(void *addr, uint8_t *buf, size_t len)
145{
146 memcpy(buf, addr, len);
147 return;
148}
149
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000150void mmio_le_writeb(uint8_t val, void *addr)
151{
152 mmio_writeb(cpu_to_le8(val), addr);
153}
154
155void mmio_le_writew(uint16_t val, void *addr)
156{
157 mmio_writew(cpu_to_le16(val), addr);
158}
159
160void mmio_le_writel(uint32_t val, void *addr)
161{
162 mmio_writel(cpu_to_le32(val), addr);
163}
164
165uint8_t mmio_le_readb(void *addr)
166{
167 return le_to_cpu8(mmio_readb(addr));
168}
169
170uint16_t mmio_le_readw(void *addr)
171{
172 return le_to_cpu16(mmio_readw(addr));
173}
174
175uint32_t mmio_le_readl(void *addr)
176{
177 return le_to_cpu32(mmio_readl(addr));
178}
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000179
180enum mmio_write_type {
181 mmio_write_type_b,
182 mmio_write_type_w,
183 mmio_write_type_l,
184};
185
186struct undo_mmio_write_data {
187 void *addr;
188 int reg;
189 enum mmio_write_type type;
190 union {
191 uint8_t bdata;
192 uint16_t wdata;
193 uint32_t ldata;
194 };
195};
196
David Hendricks8bb20212011-06-14 01:35:36 +0000197int undo_mmio_write(void *p)
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000198{
199 struct undo_mmio_write_data *data = p;
200 msg_pdbg("Restoring MMIO space at %p\n", data->addr);
201 switch (data->type) {
202 case mmio_write_type_b:
203 mmio_writeb(data->bdata, data->addr);
204 break;
205 case mmio_write_type_w:
206 mmio_writew(data->wdata, data->addr);
207 break;
208 case mmio_write_type_l:
209 mmio_writel(data->ldata, data->addr);
210 break;
211 }
212 /* p was allocated in register_undo_mmio_write. */
213 free(p);
David Hendricks8bb20212011-06-14 01:35:36 +0000214 return 0;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000215}
216
217#define register_undo_mmio_write(a, c) \
218{ \
219 struct undo_mmio_write_data *undo_mmio_write_data; \
220 undo_mmio_write_data = malloc(sizeof(struct undo_mmio_write_data)); \
Stefan Tauner269de352011-07-12 22:35:21 +0000221 if (!undo_mmio_write_data) { \
222 msg_gerr("Out of memory!\n"); \
223 exit(1); \
224 } \
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000225 undo_mmio_write_data->addr = a; \
226 undo_mmio_write_data->type = mmio_write_type_##c; \
227 undo_mmio_write_data->c##data = mmio_read##c(a); \
228 register_shutdown(undo_mmio_write, undo_mmio_write_data); \
229}
230
231#define register_undo_mmio_writeb(a) register_undo_mmio_write(a, b)
232#define register_undo_mmio_writew(a) register_undo_mmio_write(a, w)
233#define register_undo_mmio_writel(a) register_undo_mmio_write(a, l)
234
235void rmmio_writeb(uint8_t val, void *addr)
236{
237 register_undo_mmio_writeb(addr);
238 mmio_writeb(val, addr);
239}
240
241void rmmio_writew(uint16_t val, void *addr)
242{
243 register_undo_mmio_writew(addr);
244 mmio_writew(val, addr);
245}
246
247void rmmio_writel(uint32_t val, void *addr)
248{
249 register_undo_mmio_writel(addr);
250 mmio_writel(val, addr);
251}
252
253void rmmio_le_writeb(uint8_t val, void *addr)
254{
255 register_undo_mmio_writeb(addr);
256 mmio_le_writeb(val, addr);
257}
258
259void rmmio_le_writew(uint16_t val, void *addr)
260{
261 register_undo_mmio_writew(addr);
262 mmio_le_writew(val, addr);
263}
264
265void rmmio_le_writel(uint32_t val, void *addr)
266{
267 register_undo_mmio_writel(addr);
268 mmio_le_writel(val, addr);
269}
270
271void rmmio_valb(void *addr)
272{
273 register_undo_mmio_writeb(addr);
274}
275
276void rmmio_valw(void *addr)
277{
278 register_undo_mmio_writew(addr);
279}
280
281void rmmio_vall(void *addr)
282{
283 register_undo_mmio_writel(addr);
284}