Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2008 Stefan Wildemann <stefan.wildemann@kontron.com> |
| 5 | * Copyright (C) 2008 Claus Gindhart <claus.gindhart@kontron.com> |
| 6 | * Copyright (C) 2008 Dominik Geyer <dominik.geyer@kontron.com> |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 7 | * Copyright (C) 2008 coresystems GmbH <info@coresystems.de> |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; either version 2 of the License, or |
| 12 | * (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 22 | * |
| 23 | */ |
| 24 | |
| 25 | /* |
| 26 | * This module is designed for supporting the devices |
| 27 | * ST M25P40 |
| 28 | * ST M25P80 |
| 29 | * ST M25P16 |
| 30 | * ST M25P32 already tested |
| 31 | * ST M25P64 |
| 32 | * AT 25DF321 already tested |
| 33 | * |
| 34 | */ |
| 35 | |
| 36 | #include <stdio.h> |
| 37 | #include <string.h> |
| 38 | #include <stdint.h> |
| 39 | #include <sys/mman.h> |
| 40 | #include <pci/pci.h> |
| 41 | #include "flash.h" |
| 42 | #include "spi.h" |
| 43 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 44 | /* ICH9 controller register definition */ |
| 45 | #define ICH9_REG_FADDR 0x08 /* 32 Bits */ |
| 46 | #define ICH9_REG_FDATA0 0x10 /* 64 Bytes */ |
| 47 | |
| 48 | #define ICH9_REG_SSFS 0x90 /* 08 Bits */ |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 49 | #define SSFS_SCIP 0x00000001 |
| 50 | #define SSFS_CDS 0x00000004 |
| 51 | #define SSFS_FCERR 0x00000008 |
| 52 | #define SSFS_AEL 0x00000010 |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 53 | |
| 54 | #define ICH9_REG_SSFC 0x91 /* 24 Bits */ |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 55 | #define SSFC_SCGO 0x00000200 |
| 56 | #define SSFC_ACS 0x00000400 |
| 57 | #define SSFC_SPOP 0x00000800 |
| 58 | #define SSFC_COP 0x00001000 |
| 59 | #define SSFC_DBC 0x00010000 |
| 60 | #define SSFC_DS 0x00400000 |
| 61 | #define SSFC_SME 0x00800000 |
| 62 | #define SSFC_SCF 0x01000000 |
| 63 | #define SSFC_SCF_20MHZ 0x00000000 |
| 64 | #define SSFC_SCF_33MHZ 0x01000000 |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 65 | |
| 66 | #define ICH9_REG_PREOP 0x94 /* 16 Bits */ |
| 67 | #define ICH9_REG_OPTYPE 0x96 /* 16 Bits */ |
| 68 | #define ICH9_REG_OPMENU 0x98 /* 64 Bits */ |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 69 | |
| 70 | // ICH9R SPI commands |
| 71 | #define SPI_OPCODE_TYPE_READ_NO_ADDRESS 0 |
| 72 | #define SPI_OPCODE_TYPE_WRITE_NO_ADDRESS 1 |
| 73 | #define SPI_OPCODE_TYPE_READ_WITH_ADDRESS 2 |
| 74 | #define SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS 3 |
| 75 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 76 | // ICH7 registers |
| 77 | #define ICH7_REG_SPIS 0x00 /* 16 Bits */ |
| 78 | #define SPIS_SCIP 0x00000001 |
| 79 | #define SPIS_CDS 0x00000004 |
| 80 | #define SPIS_FCERR 0x00000008 |
| 81 | |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 82 | /* VIA SPI is compatible with ICH7, but maxdata |
| 83 | to transfer is 16 bytes. |
| 84 | |
| 85 | DATA byte count on ICH7 is 8:13, on VIA 8:11 |
| 86 | |
| 87 | bit 12 is port select CS0 CS1 |
| 88 | bit 13 is FAST READ enable |
| 89 | bit 7 is used with fast read and one shot controls CS de-assert? |
| 90 | */ |
| 91 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 92 | #define ICH7_REG_SPIC 0x02 /* 16 Bits */ |
| 93 | #define SPIC_SCGO 0x0002 |
| 94 | #define SPIC_ACS 0x0004 |
| 95 | #define SPIC_SPOP 0x0008 |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 96 | #define SPIC_DS 0x4000 |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 97 | |
| 98 | #define ICH7_REG_SPIA 0x04 /* 32 Bits */ |
| 99 | #define ICH7_REG_SPID0 0x08 /* 64 Bytes */ |
| 100 | #define ICH7_REG_PREOP 0x54 /* 16 Bits */ |
| 101 | #define ICH7_REG_OPTYPE 0x56 /* 16 Bits */ |
| 102 | #define ICH7_REG_OPMENU 0x58 /* 64 Bits */ |
| 103 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 104 | typedef struct _OPCODE { |
| 105 | uint8_t opcode; //This commands spi opcode |
| 106 | uint8_t spi_type; //This commands spi type |
| 107 | uint8_t atomic; //Use preop: (0: none, 1: preop0, 2: preop1 |
| 108 | } OPCODE; |
| 109 | |
| 110 | /* Opcode definition: |
| 111 | * Preop 1: Write Enable |
| 112 | * Preop 2: Write Status register enable |
| 113 | * |
| 114 | * OP 0: Write address |
| 115 | * OP 1: Read Address |
| 116 | * OP 2: ERASE block |
| 117 | * OP 3: Read Status register |
| 118 | * OP 4: Read ID |
| 119 | * OP 5: Write Status register |
| 120 | * OP 6: chip private (read JDEC id) |
| 121 | * OP 7: Chip erase |
| 122 | */ |
| 123 | typedef struct _OPCODES { |
| 124 | uint8_t preop[2]; |
| 125 | OPCODE opcode[8]; |
| 126 | } OPCODES; |
| 127 | |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 128 | static OPCODES *curopcodes = NULL; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 129 | |
| 130 | /* HW access functions */ |
| 131 | static inline uint32_t REGREAD32(int X) |
| 132 | { |
| 133 | volatile uint32_t regval; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 134 | regval = *(volatile uint32_t *)((uint8_t *) spibar + X); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 135 | return regval; |
| 136 | } |
| 137 | |
| 138 | static inline uint16_t REGREAD16(int X) |
| 139 | { |
| 140 | volatile uint16_t regval; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 141 | regval = *(volatile uint16_t *)((uint8_t *) spibar + X); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 142 | return regval; |
| 143 | } |
| 144 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 145 | #define REGWRITE32(X,Y) (*(uint32_t *)((uint8_t *)spibar+X)=Y) |
| 146 | #define REGWRITE16(X,Y) (*(uint16_t *)((uint8_t *)spibar+X)=Y) |
| 147 | #define REGWRITE8(X,Y) (*(uint8_t *)((uint8_t *)spibar+X)=Y) |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 148 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 149 | /* Common SPI functions */ |
| 150 | static int program_opcodes(OPCODES * op); |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 151 | static int run_opcode(uint8_t nr, OPCODE op, uint32_t offset, |
| 152 | uint8_t datalength, uint8_t * data); |
| 153 | static int ich_spi_read_page(struct flashchip *flash, uint8_t * buf, |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 154 | int offset, int maxdata); |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 155 | static int ich_spi_write_page(struct flashchip *flash, uint8_t * bytes, |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 156 | int offset, int maxdata); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 157 | static int ich_spi_erase_block(struct flashchip *flash, int offset); |
| 158 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 159 | OPCODES O_ST_M25P = { |
| 160 | { |
| 161 | JEDEC_WREN, |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 162 | 0}, |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 163 | { |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 164 | {JEDEC_BYTE_PROGRAM, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 1}, // Write Byte |
| 165 | {JEDEC_READ, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Data |
| 166 | {JEDEC_BE_D8, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 1}, // Erase Sector |
| 167 | {JEDEC_RDSR, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read Device Status Reg |
| 168 | {JEDEC_RES, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Resume Deep Power-Down |
| 169 | {JEDEC_WRSR, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 1}, // Write Status Register |
| 170 | {JEDEC_RDID, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read JDEC ID |
| 171 | {JEDEC_CE_C7, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 1}, // Bulk erase |
| 172 | } |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 173 | }; |
| 174 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 175 | int program_opcodes(OPCODES * op) |
| 176 | { |
| 177 | uint8_t a; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 178 | uint16_t preop, optype; |
| 179 | uint32_t opmenu[2]; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 180 | |
| 181 | /* Program Prefix Opcodes */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 182 | preop = 0; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 183 | /* 0:7 Prefix Opcode 1 */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 184 | preop = (op->preop[0]); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 185 | /* 8:16 Prefix Opcode 2 */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 186 | preop |= ((uint16_t) op->preop[1]) << 8; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 187 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 188 | /* Program Opcode Types 0 - 7 */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 189 | optype = 0; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 190 | for (a = 0; a < 8; a++) { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 191 | optype |= ((uint16_t) op->opcode[a].spi_type) << (a * 2); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 192 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 193 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 194 | /* Program Allowable Opcodes 0 - 3 */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 195 | opmenu[0] = 0; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 196 | for (a = 0; a < 4; a++) { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 197 | opmenu[0] |= ((uint32_t) op->opcode[a].opcode) << (a * 8); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 198 | } |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 199 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 200 | /*Program Allowable Opcodes 4 - 7 */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 201 | opmenu[1] = 0; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 202 | for (a = 4; a < 8; a++) { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 203 | opmenu[1] |= ((uint32_t) op->opcode[a].opcode) << ((a - 4) * 8); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 204 | } |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 205 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 206 | switch (flashbus) { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 207 | case BUS_TYPE_ICH7_SPI: |
| 208 | case BUS_TYPE_VIA_SPI: |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 209 | REGWRITE16(ICH7_REG_PREOP, preop); |
| 210 | REGWRITE16(ICH7_REG_OPTYPE, optype); |
| 211 | REGWRITE32(ICH7_REG_OPMENU, opmenu[0]); |
| 212 | REGWRITE32(ICH7_REG_OPMENU + 4, opmenu[1]); |
| 213 | break; |
| 214 | case BUS_TYPE_ICH9_SPI: |
| 215 | REGWRITE16(ICH9_REG_PREOP, preop); |
| 216 | REGWRITE16(ICH9_REG_OPTYPE, optype); |
| 217 | REGWRITE32(ICH9_REG_OPMENU, opmenu[0]); |
| 218 | REGWRITE32(ICH9_REG_OPMENU + 4, opmenu[1]); |
| 219 | break; |
| 220 | default: |
| 221 | printf_debug("%s: unsupported chipset\n", __FUNCTION__); |
| 222 | return -1; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 223 | } |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 224 | |
| 225 | return 0; |
| 226 | } |
| 227 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 228 | static int ich7_run_opcode(uint8_t nr, OPCODE op, uint32_t offset, |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 229 | uint8_t datalength, uint8_t * data, int maxdata) |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 230 | { |
| 231 | int write_cmd = 0; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 232 | int timeout; |
Peter Stuge | 7e2c079 | 2008-06-29 01:30:41 +0000 | [diff] [blame] | 233 | uint32_t temp32 = 0; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 234 | uint16_t temp16; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 235 | uint32_t a; |
| 236 | |
| 237 | /* Is it a write command? */ |
| 238 | if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS) |
| 239 | || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) { |
| 240 | write_cmd = 1; |
| 241 | } |
| 242 | |
| 243 | /* Programm Offset in Flash into FADDR */ |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 244 | REGWRITE32(ICH7_REG_SPIA, (offset & 0x00FFFFFF)); /* SPI addresses are 24 BIT only */ |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 245 | |
| 246 | /* Program data into FDATA0 to N */ |
| 247 | if (write_cmd && (datalength != 0)) { |
| 248 | temp32 = 0; |
| 249 | for (a = 0; a < datalength; a++) { |
| 250 | if ((a % 4) == 0) { |
| 251 | temp32 = 0; |
| 252 | } |
| 253 | |
| 254 | temp32 |= ((uint32_t) data[a]) << ((a % 4) * 8); |
| 255 | |
| 256 | if ((a % 4) == 3) { |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 257 | REGWRITE32(ICH7_REG_SPID0 + (a - (a % 4)), |
| 258 | temp32); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 259 | } |
| 260 | } |
| 261 | if (((a - 1) % 4) != 3) { |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 262 | REGWRITE32(ICH7_REG_SPID0 + |
| 263 | ((a - 1) - ((a - 1) % 4)), temp32); |
| 264 | } |
| 265 | |
| 266 | } |
| 267 | |
| 268 | /* Assemble SPIS */ |
| 269 | temp16 = 0; |
| 270 | /* clear error status registers */ |
| 271 | temp16 |= (SPIS_CDS + SPIS_FCERR); |
| 272 | REGWRITE16(ICH7_REG_SPIS, temp16); |
| 273 | |
| 274 | /* Assemble SPIC */ |
| 275 | temp16 = 0; |
| 276 | |
| 277 | if (datalength != 0) { |
| 278 | temp16 |= SPIC_DS; |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 279 | temp16 |= ((uint32_t) ((datalength - 1) & (maxdata - 1))) << 8; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 280 | } |
| 281 | |
| 282 | /* Select opcode */ |
| 283 | temp16 |= ((uint16_t) (nr & 0x07)) << 4; |
| 284 | |
| 285 | /* Handle Atomic */ |
| 286 | if (op.atomic != 0) { |
| 287 | /* Select atomic command */ |
| 288 | temp16 |= SPIC_ACS; |
| 289 | /* Selct prefix opcode */ |
| 290 | if ((op.atomic - 1) == 1) { |
| 291 | /*Select prefix opcode 2 */ |
| 292 | temp16 |= SPIC_SPOP; |
| 293 | } |
| 294 | } |
| 295 | |
| 296 | /* Start */ |
| 297 | temp16 |= SPIC_SCGO; |
| 298 | |
| 299 | /* write it */ |
| 300 | REGWRITE16(ICH7_REG_SPIC, temp16); |
| 301 | |
| 302 | /* wait for cycle complete */ |
| 303 | timeout = 1000 * 60; // 60s is a looong timeout. |
| 304 | while (((REGREAD16(ICH7_REG_SPIS) & SPIS_CDS) == 0) && --timeout) { |
| 305 | myusec_delay(1000); |
| 306 | } |
| 307 | if (!timeout) { |
| 308 | printf_debug("timeout\n"); |
| 309 | } |
| 310 | |
| 311 | if ((REGREAD16(ICH7_REG_SPIS) & SPIS_FCERR) != 0) { |
| 312 | printf_debug("Transaction error!\n"); |
| 313 | return 1; |
| 314 | } |
| 315 | |
| 316 | if ((!write_cmd) && (datalength != 0)) { |
| 317 | for (a = 0; a < datalength; a++) { |
| 318 | if ((a % 4) == 0) { |
| 319 | temp32 = REGREAD32(ICH7_REG_SPID0 + (a)); |
| 320 | } |
| 321 | |
| 322 | data[a] = |
| 323 | (temp32 & (((uint32_t) 0xff) << ((a % 4) * 8))) |
| 324 | >> ((a % 4) * 8); |
| 325 | } |
| 326 | } |
| 327 | |
| 328 | return 0; |
| 329 | } |
| 330 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 331 | static int ich9_run_opcode(uint8_t nr, OPCODE op, uint32_t offset, |
| 332 | uint8_t datalength, uint8_t * data) |
| 333 | { |
| 334 | int write_cmd = 0; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 335 | int timeout; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 336 | uint32_t temp32; |
| 337 | uint32_t a; |
| 338 | |
| 339 | /* Is it a write command? */ |
| 340 | if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS) |
| 341 | || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) { |
| 342 | write_cmd = 1; |
| 343 | } |
| 344 | |
| 345 | /* Programm Offset in Flash into FADDR */ |
| 346 | REGWRITE32(ICH9_REG_FADDR, (offset & 0x00FFFFFF)); /* SPI addresses are 24 BIT only */ |
| 347 | |
| 348 | /* Program data into FDATA0 to N */ |
| 349 | if (write_cmd && (datalength != 0)) { |
| 350 | temp32 = 0; |
| 351 | for (a = 0; a < datalength; a++) { |
| 352 | if ((a % 4) == 0) { |
| 353 | temp32 = 0; |
| 354 | } |
| 355 | |
| 356 | temp32 |= ((uint32_t) data[a]) << ((a % 4) * 8); |
| 357 | |
| 358 | if ((a % 4) == 3) { |
| 359 | REGWRITE32(ICH9_REG_FDATA0 + (a - (a % 4)), |
| 360 | temp32); |
| 361 | } |
| 362 | } |
| 363 | if (((a - 1) % 4) != 3) { |
| 364 | REGWRITE32(ICH9_REG_FDATA0 + |
| 365 | ((a - 1) - ((a - 1) % 4)), temp32); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 366 | } |
| 367 | |
| 368 | } |
| 369 | |
| 370 | /* Assemble SSFS + SSFC */ |
| 371 | temp32 = 0; |
| 372 | |
| 373 | /* clear error status registers */ |
| 374 | temp32 |= (SSFS_CDS + SSFS_FCERR); |
| 375 | /* USE 20 MhZ */ |
| 376 | temp32 |= SSFC_SCF_20MHZ; |
| 377 | |
| 378 | if (datalength != 0) { |
| 379 | uint32_t datatemp; |
| 380 | temp32 |= SSFC_DS; |
| 381 | datatemp = ((uint32_t) ((datalength - 1) & 0x3f)) << (8 + 8); |
| 382 | temp32 |= datatemp; |
| 383 | } |
| 384 | |
| 385 | /* Select opcode */ |
| 386 | temp32 |= ((uint32_t) (nr & 0x07)) << (8 + 4); |
| 387 | |
| 388 | /* Handle Atomic */ |
| 389 | if (op.atomic != 0) { |
| 390 | /* Select atomic command */ |
| 391 | temp32 |= SSFC_ACS; |
| 392 | /* Selct prefix opcode */ |
| 393 | if ((op.atomic - 1) == 1) { |
| 394 | /*Select prefix opcode 2 */ |
| 395 | temp32 |= SSFC_SPOP; |
| 396 | } |
| 397 | } |
| 398 | |
| 399 | /* Start */ |
| 400 | temp32 |= SSFC_SCGO; |
| 401 | |
| 402 | /* write it */ |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 403 | REGWRITE32(ICH9_REG_SSFS, temp32); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 404 | |
| 405 | /*wait for cycle complete */ |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 406 | timeout = 1000 * 60; // 60s is a looong timeout. |
| 407 | while (((REGREAD32(ICH9_REG_SSFS) & SSFS_CDS) == 0) && --timeout) { |
| 408 | myusec_delay(1000); |
| 409 | } |
| 410 | if (!timeout) { |
| 411 | printf_debug("timeout\n"); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 412 | } |
| 413 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 414 | if ((REGREAD32(ICH9_REG_SSFS) & SSFS_FCERR) != 0) { |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 415 | printf_debug("Transaction error!\n"); |
| 416 | return 1; |
| 417 | } |
| 418 | |
| 419 | if ((!write_cmd) && (datalength != 0)) { |
| 420 | for (a = 0; a < datalength; a++) { |
| 421 | if ((a % 4) == 0) { |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 422 | temp32 = REGREAD32(ICH9_REG_FDATA0 + (a)); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 423 | } |
| 424 | |
| 425 | data[a] = |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 426 | (temp32 & (((uint32_t) 0xff) << ((a % 4) * 8))) |
| 427 | >> ((a % 4) * 8); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 428 | } |
| 429 | } |
| 430 | |
| 431 | return 0; |
| 432 | } |
| 433 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 434 | static int run_opcode(uint8_t nr, OPCODE op, uint32_t offset, |
| 435 | uint8_t datalength, uint8_t * data) |
| 436 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 437 | switch (flashbus) { |
| 438 | case BUS_TYPE_VIA_SPI: |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 439 | return ich7_run_opcode(nr, op, offset, datalength, data, 16); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 440 | case BUS_TYPE_ICH7_SPI: |
| 441 | return ich7_run_opcode(nr, op, offset, datalength, data, 64); |
| 442 | case BUS_TYPE_ICH9_SPI: |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 443 | return ich9_run_opcode(nr, op, offset, datalength, data); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 444 | default: |
| 445 | printf_debug("%s: unsupported chipset\n", __FUNCTION__); |
| 446 | } |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 447 | |
| 448 | /* If we ever get here, something really weird happened */ |
| 449 | return -1; |
| 450 | } |
| 451 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 452 | static int ich_spi_erase_block(struct flashchip *flash, int offset) |
| 453 | { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 454 | printf_debug("ich_spi_erase_block: offset=%d, sectors=%d\n", offset, 1); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 455 | |
| 456 | if (run_opcode(2, curopcodes->opcode[2], offset, 0, NULL) != 0) { |
| 457 | printf_debug("Error erasing sector at 0x%x", offset); |
| 458 | return -1; |
| 459 | } |
| 460 | |
| 461 | printf("DONE BLOCK 0x%x\n", offset); |
| 462 | |
| 463 | return 0; |
| 464 | } |
| 465 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 466 | static int ich_spi_read_page(struct flashchip *flash, uint8_t * buf, int offset, |
| 467 | int maxdata) |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 468 | { |
| 469 | int page_size = flash->page_size; |
| 470 | uint32_t remaining = flash->page_size; |
| 471 | int a; |
| 472 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 473 | printf_debug("ich_spi_read_page: offset=%d, number=%d, buf=%p\n", |
| 474 | offset, page_size, buf); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 475 | |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 476 | for (a = 0; a < page_size; a += maxdata) { |
| 477 | if (remaining < maxdata) { |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 478 | |
| 479 | if (run_opcode |
| 480 | (1, curopcodes->opcode[1], |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 481 | offset + (page_size - remaining), remaining, |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 482 | &buf[page_size - remaining]) != 0) { |
| 483 | printf_debug("Error reading"); |
| 484 | return 1; |
| 485 | } |
| 486 | remaining = 0; |
| 487 | } else { |
| 488 | if (run_opcode |
| 489 | (1, curopcodes->opcode[1], |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 490 | offset + (page_size - remaining), maxdata, |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 491 | &buf[page_size - remaining]) != 0) { |
| 492 | printf_debug("Error reading"); |
| 493 | return 1; |
| 494 | } |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 495 | remaining -= maxdata; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 496 | } |
| 497 | } |
| 498 | |
| 499 | return 0; |
| 500 | } |
| 501 | |
| 502 | static int ich_spi_write_page(struct flashchip *flash, uint8_t * bytes, |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 503 | int offset, int maxdata) |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 504 | { |
| 505 | int page_size = flash->page_size; |
| 506 | uint32_t remaining = page_size; |
| 507 | int a; |
| 508 | |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 509 | printf_debug("ich_spi_write_page: offset=%d, number=%d, buf=%p\n", |
| 510 | offset, page_size, bytes); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 511 | |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 512 | for (a = 0; a < page_size; a += maxdata) { |
| 513 | if (remaining < maxdata) { |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 514 | if (run_opcode |
| 515 | (0, curopcodes->opcode[0], |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 516 | offset + (page_size - remaining), remaining, |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 517 | &bytes[page_size - remaining]) != 0) { |
| 518 | printf_debug("Error writing"); |
| 519 | return 1; |
| 520 | } |
| 521 | remaining = 0; |
| 522 | } else { |
| 523 | if (run_opcode |
| 524 | (0, curopcodes->opcode[0], |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 525 | offset + (page_size - remaining), maxdata, |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 526 | &bytes[page_size - remaining]) != 0) { |
| 527 | printf_debug("Error writing"); |
| 528 | return 1; |
| 529 | } |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 530 | remaining -= maxdata; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 531 | } |
| 532 | } |
| 533 | |
| 534 | return 0; |
| 535 | } |
| 536 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 537 | int ich_spi_read(struct flashchip *flash, uint8_t * buf) |
| 538 | { |
| 539 | int i, rc = 0; |
| 540 | int total_size = flash->total_size * 1024; |
| 541 | int page_size = flash->page_size; |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 542 | int maxdata = 64; |
| 543 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 544 | if (flashbus == BUS_TYPE_VIA_SPI) { |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 545 | maxdata = 16; |
| 546 | } |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 547 | |
| 548 | for (i = 0; (i < total_size / page_size) && (rc == 0); i++) { |
| 549 | rc = ich_spi_read_page(flash, (void *)(buf + i * page_size), |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 550 | i * page_size, maxdata); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 551 | } |
| 552 | |
| 553 | return rc; |
| 554 | } |
| 555 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 556 | int ich_spi_write(struct flashchip *flash, uint8_t * buf) |
| 557 | { |
| 558 | int i, j, rc = 0; |
| 559 | int total_size = flash->total_size * 1024; |
| 560 | int page_size = flash->page_size; |
| 561 | int erase_size = 64 * 1024; |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 562 | int maxdata = 64; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 563 | |
| 564 | spi_disable_blockprotect(); |
| 565 | |
| 566 | printf("Programming page: \n"); |
| 567 | |
| 568 | for (i = 0; i < total_size / erase_size; i++) { |
| 569 | rc = ich_spi_erase_block(flash, i * erase_size); |
| 570 | if (rc) { |
| 571 | printf("Error erasing block at 0x%x\n", i); |
| 572 | break; |
| 573 | } |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 574 | |
Peter Stuge | 6a21416 | 2008-07-07 05:14:06 +0000 | [diff] [blame] | 575 | if (flashbus == BUS_TYPE_VIA_SPI) |
| 576 | maxdata = 16; |
| 577 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 578 | for (j = 0; j < erase_size / page_size; j++) { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 579 | ich_spi_write_page(flash, |
| 580 | (void *)(buf + (i * erase_size) + (j * page_size)), |
| 581 | (i * erase_size) + (j * page_size), maxdata); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 582 | } |
| 583 | } |
| 584 | |
| 585 | printf("\n"); |
| 586 | |
| 587 | return rc; |
| 588 | } |
| 589 | |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 590 | int ich_spi_command(unsigned int writecnt, unsigned int readcnt, |
| 591 | const unsigned char *writearr, unsigned char *readarr) |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 592 | { |
| 593 | int a; |
| 594 | int opcode_index = -1; |
| 595 | const unsigned char cmd = *writearr; |
| 596 | OPCODE *opcode; |
| 597 | uint32_t addr = 0; |
| 598 | uint8_t *data; |
| 599 | int count; |
| 600 | |
| 601 | /* program opcodes if not already done */ |
| 602 | if (curopcodes == NULL) { |
Carl-Daniel Hailfinger | 1069335 | 2008-06-29 10:57:13 +0000 | [diff] [blame] | 603 | printf_debug("Programming OPCODES... "); |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 604 | curopcodes = &O_ST_M25P; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 605 | program_opcodes(curopcodes); |
Carl-Daniel Hailfinger | 1069335 | 2008-06-29 10:57:13 +0000 | [diff] [blame] | 606 | printf_debug("done\n"); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 607 | } |
| 608 | |
| 609 | /* find cmd in opcodes-table */ |
| 610 | for (a = 0; a < 8; a++) { |
| 611 | if ((curopcodes->opcode[a]).opcode == cmd) { |
| 612 | opcode_index = a; |
| 613 | break; |
| 614 | } |
| 615 | } |
| 616 | |
| 617 | /* unknown / not programmed command */ |
| 618 | if (opcode_index == -1) { |
| 619 | printf_debug("Invalid OPCODE 0x%02x\n", cmd); |
| 620 | return 1; |
| 621 | } |
| 622 | |
| 623 | opcode = &(curopcodes->opcode[opcode_index]); |
| 624 | |
| 625 | /* if opcode-type requires an address */ |
| 626 | if (opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS || |
| 627 | opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) { |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 628 | addr = (writearr[1] << 16) | |
| 629 | (writearr[2] << 8) | (writearr[3] << 0); |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 630 | } |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 631 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 632 | /* translate read/write array/count */ |
| 633 | if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS) { |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 634 | data = (uint8_t *) (writearr + 1); |
| 635 | count = writecnt - 1; |
| 636 | } else if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) { |
| 637 | data = (uint8_t *) (writearr + 4); |
| 638 | count = writecnt - 4; |
| 639 | } else { |
| 640 | data = (uint8_t *) readarr; |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 641 | count = readcnt; |
| 642 | } |
Stefan Reinauer | 325b5d4 | 2008-06-27 15:18:20 +0000 | [diff] [blame] | 643 | |
Dominik Geyer | b46acba | 2008-05-16 12:55:55 +0000 | [diff] [blame] | 644 | if (run_opcode(opcode_index, *opcode, addr, count, data) != 0) { |
| 645 | printf_debug("run OPCODE 0x%02x failed\n", opcode->opcode); |
| 646 | return 1; |
| 647 | } |
| 648 | |
| 649 | return 0; |
| 650 | } |