blob: cfb69664b815e5ba50cd3dfc293e17fdb26224b4 [file] [log] [blame]
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +00004 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Stefan Reinauera9424d52008-06-27 16:28:34 +00005 * Copyright (C) 2008 coresystems GmbH
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21/*
22 * Contains the generic SPI framework
23 */
24
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +000025#include <string.h>
26#include "flash.h"
Carl-Daniel Hailfinger08454642009-06-15 14:14:48 +000027#include "flashchips.h"
Carl-Daniel Hailfingerd6cbf762008-05-13 14:58:23 +000028#include "spi.h"
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +000029
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +000030enum spi_controller spi_controller = SPI_CONTROLLER_NONE;
31void *spibar = NULL;
32
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +000033void spi_prettyprint_status_register(struct flashchip *flash);
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +000034
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +000035const struct spi_programmer spi_programmer[] = {
36 { /* SPI_CONTROLLER_NONE */
37 .command = NULL,
38 .multicommand = NULL,
39 .read = NULL,
40 .write_256 = NULL,
41 },
42
43 { /* SPI_CONTROLLER_ICH7 */
44 .command = ich_spi_send_command,
45 .multicommand = ich_spi_send_multicommand,
46 .read = ich_spi_read,
47 .write_256 = ich_spi_write_256,
48 },
49
50 { /* SPI_CONTROLLER_ICH9 */
51 .command = ich_spi_send_command,
52 .multicommand = ich_spi_send_multicommand,
53 .read = ich_spi_read,
54 .write_256 = ich_spi_write_256,
55 },
56
57 { /* SPI_CONTROLLER_IT87XX */
58 .command = it8716f_spi_send_command,
59 .multicommand = default_spi_send_multicommand,
60 .read = it8716f_spi_chip_read,
61 .write_256 = it8716f_spi_chip_write_256,
62 },
63
64 { /* SPI_CONTROLLER_SB600 */
65 .command = sb600_spi_send_command,
66 .multicommand = default_spi_send_multicommand,
67 .read = sb600_spi_read,
68 .write_256 = sb600_spi_write_1,
69 },
70
71 { /* SPI_CONTROLLER_VIA */
72 .command = ich_spi_send_command,
73 .multicommand = ich_spi_send_multicommand,
74 .read = ich_spi_read,
75 .write_256 = ich_spi_write_256,
76 },
77
78 { /* SPI_CONTROLLER_WBSIO */
79 .command = wbsio_spi_send_command,
80 .multicommand = default_spi_send_multicommand,
81 .read = wbsio_spi_read,
82 .write_256 = wbsio_spi_write_1,
83 },
84
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +000085#if FT2232_SPI_SUPPORT == 1
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +000086 { /* SPI_CONTROLLER_FT2232 */
87 .command = ft2232_spi_send_command,
88 .multicommand = default_spi_send_multicommand,
89 .read = ft2232_spi_read,
90 .write_256 = ft2232_spi_write_256,
91 },
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +000092#endif
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +000093
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +000094#if DUMMY_SUPPORT == 1
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +000095 { /* SPI_CONTROLLER_DUMMY */
96 .command = dummy_spi_send_command,
97 .multicommand = default_spi_send_multicommand,
98 .read = NULL,
99 .write_256 = NULL,
100 },
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000101#endif
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000102
103 {}, /* This entry corresponds to SPI_CONTROLLER_INVALID. */
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000104};
105
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000106const int spi_programmer_count = ARRAY_SIZE(spi_programmer);
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000107
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000108int spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +0000109 const unsigned char *writearr, unsigned char *readarr)
Carl-Daniel Hailfinger3d94a0e2007-10-16 21:09:06 +0000110{
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000111 if (!spi_programmer[spi_controller].command) {
112 fprintf(stderr, "%s called, but SPI is unsupported on this "
113 "hardware. Please report a bug.\n", __func__);
114 return 1;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000115 }
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000116
117 return spi_programmer[spi_controller].command(writecnt, readcnt,
118 writearr, readarr);
Carl-Daniel Hailfinger3d94a0e2007-10-16 21:09:06 +0000119}
120
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000121int spi_send_multicommand(struct spi_command *cmds)
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000122{
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000123 if (!spi_programmer[spi_controller].multicommand) {
124 fprintf(stderr, "%s called, but SPI is unsupported on this "
125 "hardware. Please report a bug.\n", __func__);
126 return 1;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000127 }
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000128
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000129 return spi_programmer[spi_controller].multicommand(cmds);
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000130}
131
132int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
133 const unsigned char *writearr, unsigned char *readarr)
134{
135 struct spi_command cmd[] = {
136 {
137 .writecnt = writecnt,
138 .readcnt = readcnt,
139 .writearr = writearr,
140 .readarr = readarr,
141 }, {
142 .writecnt = 0,
143 .writearr = NULL,
144 .readcnt = 0,
145 .readarr = NULL,
146 }};
147
148 return spi_send_multicommand(cmd);
149}
150
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000151int default_spi_send_multicommand(struct spi_command *cmds)
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000152{
153 int result = 0;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000154 for (; (cmds->writecnt || cmds->readcnt) && !result; cmds++) {
155 result = spi_send_command(cmds->writecnt, cmds->readcnt,
156 cmds->writearr, cmds->readarr);
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000157 }
158 return result;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000159}
160
Rudolf Marek48a85e42008-06-30 21:45:17 +0000161static int spi_rdid(unsigned char *readarr, int bytes)
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000162{
Uwe Hermann394131e2008-10-18 21:14:13 +0000163 const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000164 int ret;
Carl-Daniel Hailfingerbfe2e0c2009-05-14 12:59:36 +0000165 int i;
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000166
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000167 ret = spi_send_command(sizeof(cmd), bytes, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000168 if (ret)
169 return ret;
Carl-Daniel Hailfingerbfe2e0c2009-05-14 12:59:36 +0000170 printf_debug("RDID returned");
171 for (i = 0; i < bytes; i++)
172 printf_debug(" 0x%02x", readarr[i]);
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000173 printf_debug(". ");
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000174 return 0;
175}
176
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000177static int spi_rems(unsigned char *readarr)
178{
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000179 unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
180 uint32_t readaddr;
181 int ret;
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000182
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000183 ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000184 if (ret == SPI_INVALID_ADDRESS) {
185 /* Find the lowest even address allowed for reads. */
186 readaddr = (spi_get_valid_read_addr() + 1) & ~1;
187 cmd[1] = (readaddr >> 16) & 0xff,
188 cmd[2] = (readaddr >> 8) & 0xff,
189 cmd[3] = (readaddr >> 0) & 0xff,
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000190 ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000191 }
192 if (ret)
193 return ret;
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000194 printf_debug("REMS returned %02x %02x. ", readarr[0], readarr[1]);
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000195 return 0;
196}
197
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000198static int spi_res(unsigned char *readarr)
199{
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000200 unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
201 uint32_t readaddr;
202 int ret;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000203
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000204 ret = spi_send_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000205 if (ret == SPI_INVALID_ADDRESS) {
206 /* Find the lowest even address allowed for reads. */
207 readaddr = (spi_get_valid_read_addr() + 1) & ~1;
208 cmd[1] = (readaddr >> 16) & 0xff,
209 cmd[2] = (readaddr >> 8) & 0xff,
210 cmd[3] = (readaddr >> 0) & 0xff,
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000211 ret = spi_send_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000212 }
213 if (ret)
214 return ret;
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000215 printf_debug("RES returned %02x. ", readarr[0]);
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000216 return 0;
217}
218
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000219int spi_write_enable(void)
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000220{
Uwe Hermann394131e2008-10-18 21:14:13 +0000221 const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000222 int result;
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000223
224 /* Send WREN (Write Enable) */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000225 result = spi_send_command(sizeof(cmd), 0, cmd, NULL);
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000226
227 if (result)
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000228 fprintf(stderr, "%s failed\n", __func__);
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000229
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000230 return result;
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000231}
232
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000233int spi_write_disable(void)
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000234{
Uwe Hermann394131e2008-10-18 21:14:13 +0000235 const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000236
237 /* Send WRDI (Write Disable) */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000238 return spi_send_command(sizeof(cmd), 0, cmd, NULL);
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000239}
240
Rudolf Marek48a85e42008-06-30 21:45:17 +0000241static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000242{
Rudolf Marek48a85e42008-06-30 21:45:17 +0000243 unsigned char readarr[4];
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000244 uint32_t id1;
245 uint32_t id2;
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000246
Rudolf Marek48a85e42008-06-30 21:45:17 +0000247 if (spi_rdid(readarr, bytes))
Peter Stugeda4e5f32008-06-24 01:22:03 +0000248 return 0;
249
250 if (!oddparity(readarr[0]))
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000251 printf_debug("RDID byte 0 parity violation. ");
Peter Stugeda4e5f32008-06-24 01:22:03 +0000252
253 /* Check if this is a continuation vendor ID */
254 if (readarr[0] == 0x7f) {
255 if (!oddparity(readarr[1]))
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000256 printf_debug("RDID byte 1 parity violation. ");
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000257 id1 = (readarr[0] << 8) | readarr[1];
258 id2 = readarr[2];
Rudolf Marek48a85e42008-06-30 21:45:17 +0000259 if (bytes > 3) {
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000260 id2 <<= 8;
261 id2 |= readarr[3];
Rudolf Marek48a85e42008-06-30 21:45:17 +0000262 }
Peter Stugeda4e5f32008-06-24 01:22:03 +0000263 } else {
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000264 id1 = readarr[0];
265 id2 = (readarr[1] << 8) | readarr[2];
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000266 }
267
Uwe Hermann04aa59a2009-09-02 22:09:00 +0000268 printf_debug("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
Peter Stugeda4e5f32008-06-24 01:22:03 +0000269
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000270 if (id1 == flash->manufacture_id && id2 == flash->model_id) {
Peter Stugeda4e5f32008-06-24 01:22:03 +0000271 /* Print the status register to tell the
272 * user about possible write protection.
273 */
274 spi_prettyprint_status_register(flash);
275
276 return 1;
277 }
278
279 /* Test if this is a pure vendor match. */
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000280 if (id1 == flash->manufacture_id &&
Peter Stugeda4e5f32008-06-24 01:22:03 +0000281 GENERIC_DEVICE_ID == flash->model_id)
282 return 1;
283
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000284 return 0;
285}
286
Uwe Hermann394131e2008-10-18 21:14:13 +0000287int probe_spi_rdid(struct flashchip *flash)
288{
Rudolf Marek48a85e42008-06-30 21:45:17 +0000289 return probe_spi_rdid_generic(flash, 3);
290}
291
292/* support 4 bytes flash ID */
Uwe Hermann394131e2008-10-18 21:14:13 +0000293int probe_spi_rdid4(struct flashchip *flash)
294{
Rudolf Marek48a85e42008-06-30 21:45:17 +0000295 /* only some SPI chipsets support 4 bytes commands */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000296 switch (spi_controller) {
297 case SPI_CONTROLLER_ICH7:
298 case SPI_CONTROLLER_ICH9:
299 case SPI_CONTROLLER_VIA:
300 case SPI_CONTROLLER_SB600:
301 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000302#if FT2232_SPI_SUPPORT == 1
Paul Fox05dfbe62009-06-16 21:08:06 +0000303 case SPI_CONTROLLER_FT2232:
Carl-Daniel Hailfinger3426ef62009-08-19 13:27:58 +0000304#endif
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000305#if DUMMY_SUPPORT == 1
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000306 case SPI_CONTROLLER_DUMMY:
Carl-Daniel Hailfinger4740c6f2009-09-16 10:09:21 +0000307#endif
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000308 return probe_spi_rdid_generic(flash, 4);
309 default:
310 printf_debug("4b ID not supported on this SPI controller\n");
311 }
312
313 return 0;
Rudolf Marek48a85e42008-06-30 21:45:17 +0000314}
315
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000316int probe_spi_rems(struct flashchip *flash)
317{
318 unsigned char readarr[JEDEC_REMS_INSIZE];
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000319 uint32_t id1, id2;
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000320
321 if (spi_rems(readarr))
322 return 0;
323
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000324 id1 = readarr[0];
325 id2 = readarr[1];
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000326
Uwe Hermann04aa59a2009-09-02 22:09:00 +0000327 printf_debug("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000328
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000329 if (id1 == flash->manufacture_id && id2 == flash->model_id) {
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000330 /* Print the status register to tell the
331 * user about possible write protection.
332 */
333 spi_prettyprint_status_register(flash);
334
335 return 1;
336 }
337
338 /* Test if this is a pure vendor match. */
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000339 if (id1 == flash->manufacture_id &&
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000340 GENERIC_DEVICE_ID == flash->model_id)
341 return 1;
342
343 return 0;
344}
345
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000346int probe_spi_res(struct flashchip *flash)
347{
348 unsigned char readarr[3];
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000349 uint32_t id2;
Peter Stugeda4e5f32008-06-24 01:22:03 +0000350
Carl-Daniel Hailfinger92a54ca2008-11-27 22:48:48 +0000351 /* Check if RDID was successful and did not return 0xff 0xff 0xff.
352 * In that case, RES is pointless.
353 */
354 if (!spi_rdid(readarr, 3) && ((readarr[0] != 0xff) ||
355 (readarr[1] != 0xff) || (readarr[2] != 0xff)))
Peter Stugeda4e5f32008-06-24 01:22:03 +0000356 return 0;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000357
Peter Stugeda4e5f32008-06-24 01:22:03 +0000358 if (spi_res(readarr))
359 return 0;
360
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000361 id2 = readarr[0];
Uwe Hermann04aa59a2009-09-02 22:09:00 +0000362 printf_debug("%s: id 0x%x\n", __func__, id2);
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000363 if (id2 != flash->model_id)
Peter Stugeda4e5f32008-06-24 01:22:03 +0000364 return 0;
365
366 /* Print the status register to tell the
367 * user about possible write protection.
368 */
369 spi_prettyprint_status_register(flash);
370 return 1;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000371}
372
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000373uint8_t spi_read_status_register(void)
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000374{
Uwe Hermann394131e2008-10-18 21:14:13 +0000375 const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000376 /* FIXME: No workarounds for driver/hardware bugs in generic code. */
Peter Stugebf196e92009-01-26 03:08:45 +0000377 unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000378 int ret;
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000379
380 /* Read Status Register */
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000381 ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
382 if (ret)
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000383 fprintf(stderr, "RDSR failed!\n");
Jason Wanga3f04be2008-11-28 21:36:51 +0000384
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000385 return readarr[0];
386}
387
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000388/* Prettyprint the status register. Common definitions. */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000389void spi_prettyprint_status_register_common(uint8_t status)
390{
391 printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000392 "%sset\n", (status & (1 << 5)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000393 printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000394 "%sset\n", (status & (1 << 4)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000395 printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000396 "%sset\n", (status & (1 << 3)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000397 printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000398 "%sset\n", (status & (1 << 2)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000399 printf_debug("Chip status register: Write Enable Latch (WEL) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000400 "%sset\n", (status & (1 << 1)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000401 printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000402 "%sset\n", (status & (1 << 0)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000403}
404
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000405/* Prettyprint the status register. Works for
406 * ST M25P series
407 * MX MX25L series
408 */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000409void spi_prettyprint_status_register_st_m25p(uint8_t status)
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000410{
411 printf_debug("Chip status register: Status Register Write Disable "
Uwe Hermann394131e2008-10-18 21:14:13 +0000412 "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000413 printf_debug("Chip status register: Bit 6 is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000414 "%sset\n", (status & (1 << 6)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000415 spi_prettyprint_status_register_common(status);
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000416}
417
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000418void spi_prettyprint_status_register_sst25(uint8_t status)
419{
420 printf_debug("Chip status register: Block Protect Write Disable "
421 "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
422 printf_debug("Chip status register: Auto Address Increment Programming "
423 "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
424 spi_prettyprint_status_register_common(status);
425}
426
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000427/* Prettyprint the status register. Works for
428 * SST 25VF016
429 */
430void spi_prettyprint_status_register_sst25vf016(uint8_t status)
431{
Carl-Daniel Hailfingerd3568ad2008-01-22 14:37:31 +0000432 const char *bpt[] = {
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000433 "none",
434 "1F0000H-1FFFFFH",
435 "1E0000H-1FFFFFH",
436 "1C0000H-1FFFFFH",
437 "180000H-1FFFFFH",
438 "100000H-1FFFFFH",
Carl-Daniel Hailfingerd3568ad2008-01-22 14:37:31 +0000439 "all", "all"
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000440 };
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000441 spi_prettyprint_status_register_sst25(status);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000442 printf_debug("Resulting block protection : %s\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000443 bpt[(status & 0x1c) >> 2]);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000444}
445
Peter Stuge5fecee42009-01-26 03:23:50 +0000446void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
447{
448 const char *bpt[] = {
449 "none",
450 "0x70000-0x7ffff",
451 "0x60000-0x7ffff",
452 "0x40000-0x7ffff",
453 "all blocks", "all blocks", "all blocks", "all blocks"
454 };
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000455 spi_prettyprint_status_register_sst25(status);
Peter Stuge5fecee42009-01-26 03:23:50 +0000456 printf_debug("Resulting block protection : %s\n",
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000457 bpt[(status & 0x1c) >> 2]);
Peter Stuge5fecee42009-01-26 03:23:50 +0000458}
459
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000460void spi_prettyprint_status_register(struct flashchip *flash)
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000461{
462 uint8_t status;
463
Peter Stugefa8c5502008-05-10 23:07:52 +0000464 status = spi_read_status_register();
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000465 printf_debug("Chip status register is %02x\n", status);
466 switch (flash->manufacture_id) {
467 case ST_ID:
Carl-Daniel Hailfingerf43e6422008-05-15 22:32:08 +0000468 if (((flash->model_id & 0xff00) == 0x2000) ||
469 ((flash->model_id & 0xff00) == 0x2500))
470 spi_prettyprint_status_register_st_m25p(status);
471 break;
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000472 case MX_ID:
473 if ((flash->model_id & 0xff00) == 0x2000)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000474 spi_prettyprint_status_register_st_m25p(status);
475 break;
476 case SST_ID:
Peter Stuge5fecee42009-01-26 03:23:50 +0000477 switch (flash->model_id) {
478 case 0x2541:
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000479 spi_prettyprint_status_register_sst25vf016(status);
Peter Stuge5fecee42009-01-26 03:23:50 +0000480 break;
481 case 0x8d:
482 case 0x258d:
483 spi_prettyprint_status_register_sst25vf040b(status);
484 break;
Carl-Daniel Hailfinger5100a8a2009-05-13 22:51:27 +0000485 default:
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000486 spi_prettyprint_status_register_sst25(status);
487 break;
Peter Stuge5fecee42009-01-26 03:23:50 +0000488 }
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000489 break;
490 }
491}
Uwe Hermann394131e2008-10-18 21:14:13 +0000492
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000493int spi_chip_erase_60(struct flashchip *flash)
494{
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000495 int result;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000496 struct spi_command cmds[] = {
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000497 {
498 .writecnt = JEDEC_WREN_OUTSIZE,
499 .writearr = (const unsigned char[]){ JEDEC_WREN },
500 .readcnt = 0,
501 .readarr = NULL,
502 }, {
503 .writecnt = JEDEC_CE_60_OUTSIZE,
504 .writearr = (const unsigned char[]){ JEDEC_CE_60 },
505 .readcnt = 0,
506 .readarr = NULL,
507 }, {
508 .writecnt = 0,
509 .writearr = NULL,
510 .readcnt = 0,
511 .readarr = NULL,
512 }};
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000513
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000514 result = spi_disable_blockprotect();
515 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000516 fprintf(stderr, "spi_disable_blockprotect failed\n");
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000517 return result;
518 }
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000519
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000520 result = spi_send_multicommand(cmds);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000521 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000522 fprintf(stderr, "%s failed during command execution\n",
523 __func__);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000524 return result;
525 }
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000526 /* Wait until the Write-In-Progress bit is cleared.
527 * This usually takes 1-85 s, so wait in 1 s steps.
528 */
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000529 /* FIXME: We assume spi_read_status_register will never fail. */
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000530 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000531 programmer_delay(1000 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000532 if (check_erased_range(flash, 0, flash->total_size * 1024)) {
533 fprintf(stderr, "ERASE FAILED!\n");
534 return -1;
535 }
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000536 return 0;
537}
538
Peter Stugefa8c5502008-05-10 23:07:52 +0000539int spi_chip_erase_c7(struct flashchip *flash)
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000540{
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000541 int result;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000542 struct spi_command cmds[] = {
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000543 {
544 .writecnt = JEDEC_WREN_OUTSIZE,
545 .writearr = (const unsigned char[]){ JEDEC_WREN },
546 .readcnt = 0,
547 .readarr = NULL,
548 }, {
549 .writecnt = JEDEC_CE_C7_OUTSIZE,
550 .writearr = (const unsigned char[]){ JEDEC_CE_C7 },
551 .readcnt = 0,
552 .readarr = NULL,
553 }, {
554 .writecnt = 0,
555 .writearr = NULL,
556 .readcnt = 0,
557 .readarr = NULL,
558 }};
Uwe Hermann394131e2008-10-18 21:14:13 +0000559
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000560 result = spi_disable_blockprotect();
561 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000562 fprintf(stderr, "spi_disable_blockprotect failed\n");
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000563 return result;
564 }
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000565
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000566 result = spi_send_multicommand(cmds);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000567 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000568 fprintf(stderr, "%s failed during command execution\n", __func__);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000569 return result;
570 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000571 /* Wait until the Write-In-Progress bit is cleared.
572 * This usually takes 1-85 s, so wait in 1 s steps.
573 */
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000574 /* FIXME: We assume spi_read_status_register will never fail. */
Peter Stugefa8c5502008-05-10 23:07:52 +0000575 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000576 programmer_delay(1000 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000577 if (check_erased_range(flash, 0, flash->total_size * 1024)) {
578 fprintf(stderr, "ERASE FAILED!\n");
579 return -1;
580 }
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000581 return 0;
582}
583
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000584int spi_chip_erase_60_c7(struct flashchip *flash)
585{
586 int result;
587 result = spi_chip_erase_60(flash);
588 if (result) {
589 printf_debug("spi_chip_erase_60 failed, trying c7\n");
590 result = spi_chip_erase_c7(flash);
591 }
592 return result;
593}
594
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000595int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000596{
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000597 int result;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000598 struct spi_command cmds[] = {
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000599 {
600 .writecnt = JEDEC_WREN_OUTSIZE,
601 .writearr = (const unsigned char[]){ JEDEC_WREN },
602 .readcnt = 0,
603 .readarr = NULL,
604 }, {
605 .writecnt = JEDEC_BE_52_OUTSIZE,
606 .writearr = (const unsigned char[]){ JEDEC_BE_52, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
607 .readcnt = 0,
608 .readarr = NULL,
609 }, {
610 .writecnt = 0,
611 .writearr = NULL,
612 .readcnt = 0,
613 .readarr = NULL,
614 }};
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000615
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000616 result = spi_send_multicommand(cmds);
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000617 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000618 fprintf(stderr, "%s failed during command execution\n",
619 __func__);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000620 return result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000621 }
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000622 /* Wait until the Write-In-Progress bit is cleared.
623 * This usually takes 100-4000 ms, so wait in 100 ms steps.
624 */
625 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000626 programmer_delay(100 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000627 if (check_erased_range(flash, addr, blocklen)) {
628 fprintf(stderr, "ERASE FAILED!\n");
629 return -1;
630 }
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000631 return 0;
632}
633
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000634/* Block size is usually
635 * 64k for Macronix
636 * 32k for SST
637 * 4-32k non-uniform for EON
638 */
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000639int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000640{
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000641 int result;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000642 struct spi_command cmds[] = {
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000643 {
644 .writecnt = JEDEC_WREN_OUTSIZE,
645 .writearr = (const unsigned char[]){ JEDEC_WREN },
646 .readcnt = 0,
647 .readarr = NULL,
648 }, {
649 .writecnt = JEDEC_BE_D8_OUTSIZE,
650 .writearr = (const unsigned char[]){ JEDEC_BE_D8, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
651 .readcnt = 0,
652 .readarr = NULL,
653 }, {
654 .writecnt = 0,
655 .writearr = NULL,
656 .readcnt = 0,
657 .readarr = NULL,
658 }};
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000659
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000660 result = spi_send_multicommand(cmds);
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000661 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000662 fprintf(stderr, "%s failed during command execution\n", __func__);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000663 return result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000664 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000665 /* Wait until the Write-In-Progress bit is cleared.
666 * This usually takes 100-4000 ms, so wait in 100 ms steps.
667 */
Peter Stugefa8c5502008-05-10 23:07:52 +0000668 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000669 programmer_delay(100 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000670 if (check_erased_range(flash, addr, blocklen)) {
671 fprintf(stderr, "ERASE FAILED!\n");
672 return -1;
673 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000674 return 0;
675}
676
Stefan Reinauer424ed222008-10-29 22:13:20 +0000677int spi_chip_erase_d8(struct flashchip *flash)
678{
679 int i, rc = 0;
680 int total_size = flash->total_size * 1024;
681 int erase_size = 64 * 1024;
682
683 spi_disable_blockprotect();
684
685 printf("Erasing chip: \n");
686
687 for (i = 0; i < total_size / erase_size; i++) {
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000688 rc = spi_block_erase_d8(flash, i * erase_size, erase_size);
Stefan Reinauer424ed222008-10-29 22:13:20 +0000689 if (rc) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000690 fprintf(stderr, "Error erasing block at 0x%x\n", i);
Stefan Reinauer424ed222008-10-29 22:13:20 +0000691 break;
692 }
693 }
694
695 printf("\n");
696
697 return rc;
698}
699
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000700/* Sector size is usually 4k, though Macronix eliteflash has 64k */
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000701int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000702{
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000703 int result;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000704 struct spi_command cmds[] = {
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000705 {
706 .writecnt = JEDEC_WREN_OUTSIZE,
707 .writearr = (const unsigned char[]){ JEDEC_WREN },
708 .readcnt = 0,
709 .readarr = NULL,
710 }, {
711 .writecnt = JEDEC_SE_OUTSIZE,
712 .writearr = (const unsigned char[]){ JEDEC_SE, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
713 .readcnt = 0,
714 .readarr = NULL,
715 }, {
716 .writecnt = 0,
717 .writearr = NULL,
718 .readcnt = 0,
719 .readarr = NULL,
720 }};
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000721
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000722 result = spi_send_multicommand(cmds);
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000723 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000724 fprintf(stderr, "%s failed during command execution\n",
725 __func__);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000726 return result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000727 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000728 /* Wait until the Write-In-Progress bit is cleared.
729 * This usually takes 15-800 ms, so wait in 10 ms steps.
730 */
Peter Stugefa8c5502008-05-10 23:07:52 +0000731 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000732 programmer_delay(10 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000733 if (check_erased_range(flash, addr, blocklen)) {
734 fprintf(stderr, "ERASE FAILED!\n");
735 return -1;
736 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000737 return 0;
738}
739
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000740int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
741{
742 if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000743 fprintf(stderr, "%s called with incorrect arguments\n",
744 __func__);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000745 return -1;
746 }
747 return spi_chip_erase_60(flash);
748}
749
750int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
751{
752 if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000753 fprintf(stderr, "%s called with incorrect arguments\n",
754 __func__);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000755 return -1;
756 }
757 return spi_chip_erase_c7(flash);
758}
759
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000760int spi_write_status_enable(void)
Jason Wanga3f04be2008-11-28 21:36:51 +0000761{
762 const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000763 int result;
Jason Wanga3f04be2008-11-28 21:36:51 +0000764
765 /* Send EWSR (Enable Write Status Register). */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000766 result = spi_send_command(sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000767
768 if (result)
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000769 fprintf(stderr, "%s failed\n", __func__);
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000770
771 return result;
Jason Wanga3f04be2008-11-28 21:36:51 +0000772}
773
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000774/*
775 * This is according the SST25VF016 datasheet, who knows it is more
776 * generic that this...
777 */
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000778int spi_write_status_register(int status)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000779{
Carl-Daniel Hailfingerfcbdbbc2009-07-22 20:09:28 +0000780 int result;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000781 struct spi_command cmds[] = {
Carl-Daniel Hailfingerfcbdbbc2009-07-22 20:09:28 +0000782 {
783 .writecnt = JEDEC_EWSR_OUTSIZE,
784 .writearr = (const unsigned char[]){ JEDEC_EWSR },
785 .readcnt = 0,
786 .readarr = NULL,
787 }, {
788 .writecnt = JEDEC_WRSR_OUTSIZE,
789 .writearr = (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
790 .readcnt = 0,
791 .readarr = NULL,
792 }, {
793 .writecnt = 0,
794 .writearr = NULL,
795 .readcnt = 0,
796 .readarr = NULL,
797 }};
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000798
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000799 result = spi_send_multicommand(cmds);
Carl-Daniel Hailfingerfcbdbbc2009-07-22 20:09:28 +0000800 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000801 fprintf(stderr, "%s failed during command execution\n",
802 __func__);
Carl-Daniel Hailfingerfcbdbbc2009-07-22 20:09:28 +0000803 }
804 return result;
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000805}
806
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000807int spi_byte_program(int addr, uint8_t byte)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000808{
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000809 int result;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000810 struct spi_command cmds[] = {
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000811 {
812 .writecnt = JEDEC_WREN_OUTSIZE,
813 .writearr = (const unsigned char[]){ JEDEC_WREN },
814 .readcnt = 0,
815 .readarr = NULL,
816 }, {
817 .writecnt = JEDEC_BYTE_PROGRAM_OUTSIZE,
818 .writearr = (const unsigned char[]){ JEDEC_BYTE_PROGRAM, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff), byte },
819 .readcnt = 0,
820 .readarr = NULL,
821 }, {
822 .writecnt = 0,
823 .writearr = NULL,
824 .readcnt = 0,
825 .readarr = NULL,
826 }};
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000827
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000828 result = spi_send_multicommand(cmds);
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000829 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000830 fprintf(stderr, "%s failed during command execution\n",
831 __func__);
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000832 }
833 return result;
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000834}
835
Paul Foxeb3acef2009-06-12 08:10:33 +0000836int spi_nbyte_program(int address, uint8_t *bytes, int len)
837{
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000838 int result;
839 /* FIXME: Switch to malloc based on len unless that kills speed. */
Paul Foxeb3acef2009-06-12 08:10:33 +0000840 unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + 256] = {
841 JEDEC_BYTE_PROGRAM,
842 (address >> 16) & 0xff,
843 (address >> 8) & 0xff,
844 (address >> 0) & 0xff,
845 };
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000846 struct spi_command cmds[] = {
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000847 {
848 .writecnt = JEDEC_WREN_OUTSIZE,
849 .writearr = (const unsigned char[]){ JEDEC_WREN },
850 .readcnt = 0,
851 .readarr = NULL,
852 }, {
853 .writecnt = JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + len,
854 .writearr = cmd,
855 .readcnt = 0,
856 .readarr = NULL,
857 }, {
858 .writecnt = 0,
859 .writearr = NULL,
860 .readcnt = 0,
861 .readarr = NULL,
862 }};
Paul Foxeb3acef2009-06-12 08:10:33 +0000863
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000864 if (!len) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000865 fprintf(stderr, "%s called for zero-length write\n", __func__);
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000866 return 1;
867 }
Paul Foxeb3acef2009-06-12 08:10:33 +0000868 if (len > 256) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000869 fprintf(stderr, "%s called for too long a write\n", __func__);
Paul Foxeb3acef2009-06-12 08:10:33 +0000870 return 1;
871 }
872
873 memcpy(&cmd[4], bytes, len);
874
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +0000875 result = spi_send_multicommand(cmds);
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000876 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000877 fprintf(stderr, "%s failed during command execution\n",
878 __func__);
Carl-Daniel Hailfinger2f1b36f2009-07-12 12:06:18 +0000879 }
880 return result;
Paul Foxeb3acef2009-06-12 08:10:33 +0000881}
882
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000883int spi_disable_blockprotect(void)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000884{
885 uint8_t status;
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000886 int result;
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000887
Peter Stugefa8c5502008-05-10 23:07:52 +0000888 status = spi_read_status_register();
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000889 /* If there is block protection in effect, unprotect it first. */
890 if ((status & 0x3c) != 0) {
891 printf_debug("Some block protection in effect, disabling\n");
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000892 result = spi_write_status_register(status & ~0x3c);
893 if (result) {
Carl-Daniel Hailfinger414bd322009-07-23 01:33:43 +0000894 fprintf(stderr, "spi_write_status_register failed\n");
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000895 return result;
896 }
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000897 }
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000898 return 0;
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000899}
900
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000901int spi_nbyte_read(int address, uint8_t *bytes, int len)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000902{
Uwe Hermann394131e2008-10-18 21:14:13 +0000903 const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
904 JEDEC_READ,
Carl-Daniel Hailfingerd3568ad2008-01-22 14:37:31 +0000905 (address >> 16) & 0xff,
906 (address >> 8) & 0xff,
907 (address >> 0) & 0xff,
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000908 };
909
910 /* Send Read */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000911 return spi_send_command(sizeof(cmd), len, cmd, bytes);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000912}
913
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000914/*
915 * Read a complete flash chip.
916 * Each page is read separately in chunks with a maximum size of chunksize.
917 */
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000918int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize)
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000919{
920 int rc = 0;
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000921 int i, j, starthere, lenhere;
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000922 int page_size = flash->page_size;
923 int toread;
924
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000925 /* Warning: This loop has a very unusual condition and body.
926 * The loop needs to go through each page with at least one affected
927 * byte. The lowest page number is (start / page_size) since that
928 * division rounds down. The highest page number we want is the page
929 * where the last byte of the range lives. That last byte has the
930 * address (start + len - 1), thus the highest page number is
931 * (start + len - 1) / page_size. Since we want to include that last
932 * page as well, the loop condition uses <=.
933 */
934 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
935 /* Byte position of the first byte in the range in this page. */
936 /* starthere is an offset to the base address of the chip. */
937 starthere = max(start, i * page_size);
938 /* Length of bytes in the range in this page. */
939 lenhere = min(start + len, (i + 1) * page_size) - starthere;
940 for (j = 0; j < lenhere; j += chunksize) {
941 toread = min(chunksize, lenhere - j);
942 rc = spi_nbyte_read(starthere + j, buf + starthere - start + j, toread);
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000943 if (rc)
944 break;
945 }
946 if (rc)
947 break;
948 }
949
950 return rc;
951}
952
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000953int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000954{
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000955 if (!spi_programmer[spi_controller].read) {
956 fprintf(stderr, "%s called, but SPI read is unsupported on this"
957 " hardware. Please report a bug.\n", __func__);
958 return 1;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000959 }
960
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +0000961 return spi_programmer[spi_controller].read(flash, buf, start, len);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000962}
963
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000964/*
965 * Program chip using byte programming. (SLOW!)
966 * This is for chips which can only handle one byte writes
967 * and for chips where memory mapped programming is impossible
968 * (e.g. due to size constraints in IT87* for over 512 kB)
969 */
970int spi_chip_write_1(struct flashchip *flash, uint8_t *buf)
971{
972 int total_size = 1024 * flash->total_size;
Carl-Daniel Hailfingerde75a5e2009-10-01 13:16:32 +0000973 int i, result = 0;
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000974
975 spi_disable_blockprotect();
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +0000976 /* Erase first */
977 printf("Erasing flash before programming... ");
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +0000978 if (erase_flash(flash)) {
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +0000979 fprintf(stderr, "ERASE FAILED!\n");
980 return -1;
981 }
982 printf("done.\n");
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000983 for (i = 0; i < total_size; i++) {
Carl-Daniel Hailfingerde75a5e2009-10-01 13:16:32 +0000984 result = spi_byte_program(i, buf[i]);
985 if (result)
986 return 1;
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000987 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000988 programmer_delay(10);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000989 }
990
991 return 0;
992}
993
994/*
995 * Program chip using page (256 bytes) programming.
996 * Some SPI masters can't do this, they use single byte programming instead.
997 */
Carl-Daniel Hailfinger8d497012009-05-09 02:34:18 +0000998int spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000999{
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001000 if (!spi_programmer[spi_controller].write_256) {
1001 fprintf(stderr, "%s called, but SPI page write is unsupported "
1002 " on this hardware. Please report a bug.\n", __func__);
1003 return 1;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +00001004 }
1005
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001006 return spi_programmer[spi_controller].write_256(flash, buf);
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +00001007}
Peter Stugefd9217d2009-01-26 03:37:40 +00001008
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +00001009uint32_t spi_get_valid_read_addr(void)
1010{
1011 /* Need to return BBAR for ICH chipsets. */
1012 return 0;
1013}
1014
Uwe Hermann7b2969b2009-04-15 10:52:49 +00001015int spi_aai_write(struct flashchip *flash, uint8_t *buf)
1016{
Peter Stugefd9217d2009-01-26 03:37:40 +00001017 uint32_t pos = 2, size = flash->total_size * 1024;
1018 unsigned char w[6] = {0xad, 0, 0, 0, buf[0], buf[1]};
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +00001019 int result;
1020
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +00001021 switch (spi_controller) {
1022 case SPI_CONTROLLER_WBSIO:
Uwe Hermann7b2969b2009-04-15 10:52:49 +00001023 fprintf(stderr, "%s: impossible with Winbond SPI masters,"
1024 " degrading to byte program\n", __func__);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +00001025 return spi_chip_write_1(flash, buf);
Uwe Hermann7b2969b2009-04-15 10:52:49 +00001026 default:
1027 break;
Peter Stugefd9217d2009-01-26 03:37:40 +00001028 }
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +00001029 if (erase_flash(flash)) {
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +00001030 fprintf(stderr, "ERASE FAILED!\n");
1031 return -1;
1032 }
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +00001033 result = spi_write_enable();
1034 if (result)
1035 return result;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +00001036 spi_send_command(6, 0, w, NULL);
Peter Stugefd9217d2009-01-26 03:37:40 +00001037 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +00001038 programmer_delay(5); /* SST25VF040B Tbp is max 10us */
Peter Stugefd9217d2009-01-26 03:37:40 +00001039 while (pos < size) {
1040 w[1] = buf[pos++];
1041 w[2] = buf[pos++];
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +00001042 spi_send_command(3, 0, w, NULL);
Peter Stugefd9217d2009-01-26 03:37:40 +00001043 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +00001044 programmer_delay(5); /* SST25VF040B Tbp is max 10us */
Peter Stugefd9217d2009-01-26 03:37:40 +00001045 }
1046 spi_write_disable();
1047 return 0;
1048}