blob: 0cf797c3fbbe7d77c260b9b863a350c406b27d7e [file] [log] [blame]
Jason Wanga3f04be2008-11-28 21:36:51 +00001/*
2 * This file is part of the flashrom project.
3 *
Jason Wang13f98ce2008-11-29 15:07:15 +00004 * Copyright (C) 2008 Wang Qingpei <Qingpei.Wang@amd.com>
5 * Copyright (C) 2008 Joe Bao <Zheng.Bao@amd.com>
Uwe Hermann97e8f222009-04-13 21:35:49 +00006 * Copyright (C) 2008 Advanced Micro Devices, Inc.
Jason Wanga3f04be2008-11-28 21:36:51 +00007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
21 */
22
Jason Wanga3f04be2008-11-28 21:36:51 +000023#include <string.h>
Jason Wanga3f04be2008-11-28 21:36:51 +000024#include "flash.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000025#include "chipdrivers.h"
Jason Wanga3f04be2008-11-28 21:36:51 +000026#include "spi.h"
27
Carl-Daniel Hailfinger2c7ba8c2009-06-23 00:47:26 +000028/* This struct is unused, but helps visualize the SB600 SPI BAR layout.
29 *struct sb600_spi_controller {
30 * unsigned int spi_cntrl0; / * 00h * /
31 * unsigned int restrictedcmd1; / * 04h * /
32 * unsigned int restrictedcmd2; / * 08h * /
33 * unsigned int spi_cntrl1; / * 0ch * /
34 * unsigned int spi_cmdvalue0; / * 10h * /
35 * unsigned int spi_cmdvalue1; / * 14h * /
36 * unsigned int spi_cmdvalue2; / * 18h * /
37 * unsigned int spi_fakeid; / * 1Ch * /
38 *};
39 */
Jason Wanga3f04be2008-11-28 21:36:51 +000040
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +000041uint8_t *sb600_spibar = NULL;
Jason Wanga3f04be2008-11-28 21:36:51 +000042
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +000043int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len)
Jason Wanga3f04be2008-11-28 21:36:51 +000044{
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +000045 /* Maximum read length is 8 bytes. */
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +000046 return spi_read_chunked(flash, buf, start, len, 8);
Jason Wanga3f04be2008-11-28 21:36:51 +000047}
48
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +000049/* FIXME: SB600 can write 5 bytes per transaction. */
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +000050int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf)
Jason Wanga3f04be2008-11-28 21:36:51 +000051{
Carl-Daniel Hailfingerde75a5e2009-10-01 13:16:32 +000052 int i;
Jason Wanga3f04be2008-11-28 21:36:51 +000053 int total_size = flash->total_size * 1024;
Carl-Daniel Hailfingerde75a5e2009-10-01 13:16:32 +000054 int result = 0;
Jason Wanga3f04be2008-11-28 21:36:51 +000055
Carl-Daniel Hailfinger116081a2009-08-10 02:29:21 +000056 spi_disable_blockprotect();
Jason Wanga3f04be2008-11-28 21:36:51 +000057 /* Erase first */
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +000058 msg_pinfo("Erasing flash before programming... ");
Carl-Daniel Hailfingerf38431a2009-09-05 02:30:58 +000059 if (erase_flash(flash)) {
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +000060 msg_perr("ERASE FAILED!\n");
Carl-Daniel Hailfinger30f7cb22009-06-15 17:23:36 +000061 return -1;
62 }
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +000063 msg_pinfo("done.\n");
Jason Wanga3f04be2008-11-28 21:36:51 +000064
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +000065 msg_pinfo("Programming flash");
Jason Wanga3f04be2008-11-28 21:36:51 +000066 for (i = 0; i < total_size; i++, buf++) {
Carl-Daniel Hailfingerde75a5e2009-10-01 13:16:32 +000067 result = spi_nbyte_program(i, buf, 1);
Stefan Reinauerab044b22009-09-16 08:26:59 +000068 if (result) {
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +000069 msg_perr("Write error!\n");
Carl-Daniel Hailfingerde75a5e2009-10-01 13:16:32 +000070 return result;
Stefan Reinauerab044b22009-09-16 08:26:59 +000071 }
72
Jason Wanga3f04be2008-11-28 21:36:51 +000073 /* wait program complete. */
74 if (i % 0x8000 == 0)
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +000075 msg_pspew(".");
Jason Wanga3f04be2008-11-28 21:36:51 +000076 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
77 ;
78 }
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +000079 msg_pinfo(" done.\n");
Carl-Daniel Hailfingerde75a5e2009-10-01 13:16:32 +000080 return result;
Jason Wanga3f04be2008-11-28 21:36:51 +000081}
82
Carl-Daniel Hailfinger2c7ba8c2009-06-23 00:47:26 +000083static void reset_internal_fifo_pointer(void)
Jason Wanga3f04be2008-11-28 21:36:51 +000084{
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +000085 mmio_writeb(mmio_readb(sb600_spibar + 2) | 0x10, sb600_spibar + 2);
Jason Wanga3f04be2008-11-28 21:36:51 +000086
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +000087 while (mmio_readb(sb600_spibar + 0xD) & 0x7)
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +000088 msg_pspew("reset\n");
Jason Wanga3f04be2008-11-28 21:36:51 +000089}
90
Carl-Daniel Hailfinger2c7ba8c2009-06-23 00:47:26 +000091static void execute_command(void)
Jason Wanga3f04be2008-11-28 21:36:51 +000092{
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +000093 mmio_writeb(mmio_readb(sb600_spibar + 2) | 1, sb600_spibar + 2);
Jason Wanga3f04be2008-11-28 21:36:51 +000094
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +000095 while (mmio_readb(sb600_spibar + 2) & 1)
Jason Wanga3f04be2008-11-28 21:36:51 +000096 ;
97}
98
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000099int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
Jason Wanga3f04be2008-11-28 21:36:51 +0000100 const unsigned char *writearr, unsigned char *readarr)
101{
102 int count;
103 /* First byte is cmd which can not being sent through FIFO. */
104 unsigned char cmd = *writearr++;
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000105 unsigned int readoffby1;
Jason Wanga3f04be2008-11-28 21:36:51 +0000106
107 writecnt--;
108
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000109 msg_pspew("%s, cmd=%x, writecnt=%x, readcnt=%x\n",
110 __func__, cmd, writecnt, readcnt);
Jason Wanga3f04be2008-11-28 21:36:51 +0000111
112 if (readcnt > 8) {
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000113 msg_pinfo("%s, SB600 SPI controller can not receive %d bytes, "
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000114 "it is limited to 8 bytes\n", __func__, readcnt);
115 return SPI_INVALID_LENGTH;
Jason Wanga3f04be2008-11-28 21:36:51 +0000116 }
117
118 if (writecnt > 8) {
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000119 msg_pinfo("%s, SB600 SPI controller can not send %d bytes, "
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +0000120 "it is limited to 8 bytes\n", __func__, writecnt);
121 return SPI_INVALID_LENGTH;
Jason Wanga3f04be2008-11-28 21:36:51 +0000122 }
123
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000124 /* This is a workaround for a bug in SB600 and SB700. If we only send
125 * an opcode and no additional data/address, the SPI controller will
126 * read one byte too few from the chip. Basically, the last byte of
127 * the chip response is discarded and will not end up in the FIFO.
128 * It is unclear if the CS# line is set high too early as well.
129 */
130 readoffby1 = (writecnt) ? 0 : 1;
131 mmio_writeb((readcnt + readoffby1) << 4 | (writecnt), sb600_spibar + 1);
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000132 mmio_writeb(cmd, sb600_spibar + 0);
Jason Wanga3f04be2008-11-28 21:36:51 +0000133
134 /* Before we use the FIFO, reset it first. */
135 reset_internal_fifo_pointer();
136
137 /* Send the write byte to FIFO. */
138 for (count = 0; count < writecnt; count++, writearr++) {
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000139 msg_pspew(" [%x]", *writearr);
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000140 mmio_writeb(*writearr, sb600_spibar + 0xC);
Jason Wanga3f04be2008-11-28 21:36:51 +0000141 }
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000142 msg_pspew("\n");
Jason Wanga3f04be2008-11-28 21:36:51 +0000143
144 /*
145 * We should send the data by sequence, which means we need to reset
146 * the FIFO pointer to the first byte we want to send.
147 */
148 reset_internal_fifo_pointer();
149
150 execute_command();
151
152 /*
153 * After the command executed, we should find out the index of the
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000154 * received byte. Here we just reset the FIFO pointer and skip the
155 * writecnt.
156 * It would be possible to increase the FIFO pointer by one instead
157 * of reading and discarding one byte from the FIFO.
158 * The FIFO is implemented on top of an 8 byte ring buffer and the
159 * buffer is never cleared. For every byte that is shifted out after
160 * the opcode, the FIFO already stores the response from the chip.
161 * Usually, the chip will respond with 0x00 or 0xff.
Jason Wanga3f04be2008-11-28 21:36:51 +0000162 */
163 reset_internal_fifo_pointer();
164
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000165 /* Skip the bytes we sent. */
Jason Wanga3f04be2008-11-28 21:36:51 +0000166 for (count = 0; count < writecnt; count++) {
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000167 cmd = mmio_readb(sb600_spibar + 0xC);
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000168 msg_pspew("[ %2x]", cmd);
Jason Wanga3f04be2008-11-28 21:36:51 +0000169 }
170
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000171 msg_pspew("The FIFO pointer after skipping is %d.\n",
172 mmio_readb(sb600_spibar + 0xd) & 0x07);
Jason Wanga3f04be2008-11-28 21:36:51 +0000173 for (count = 0; count < readcnt; count++, readarr++) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000174 *readarr = mmio_readb(sb600_spibar + 0xC);
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000175 msg_pspew("[%02x]", *readarr);
Jason Wanga3f04be2008-11-28 21:36:51 +0000176 }
Carl-Daniel Hailfinger643415b2010-01-10 01:59:50 +0000177 msg_pspew("\n");
Jason Wanga3f04be2008-11-28 21:36:51 +0000178
179 return 0;
180}