blob: 04edd9c132c7f1421fe186e294607b929d0f11ac [file] [log] [blame]
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009,2010 Carl-Daniel Hailfinger
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +000020/* Driver for various LPT adapters.
21 *
22 * This driver uses non-portable direct I/O port accesses which won't work on
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +000023 * any non-x86 platform, and even on x86 there is a high chance there will be
24 * collisions with any loaded parallel port drivers.
25 * The big advantage of direct port I/O is OS independence and speed because
26 * most OS parport drivers will perform many unnecessary accesses although
27 * this driver just treats the parallel port as a GPIO set.
28 */
29#if defined(__i386__) || defined(__x86_64__)
30
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +000031#include <stdlib.h>
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000032#include <strings.h>
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +000033#include <string.h>
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +000034#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000035#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000036#include "hwaccess.h"
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +000037
38/* We have two sets of pins, out and in. The numbers for both sets are
39 * independent and are bitshift values, not real pin numbers.
Paul Menzel018d4822011-10-21 12:33:07 +000040 * Default settings are for the RayeR hardware.
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +000041 */
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +000042
43struct rayer_programmer {
44 const char *type;
45 const enum test_state status;
46 const char *description;
47 const void *dev_data;
48};
49
50struct rayer_pinout {
51 uint8_t cs_bit;
52 uint8_t sck_bit;
53 uint8_t mosi_bit;
54 uint8_t miso_bit;
55 void (*preinit)(const void *);
56 int (*shutdown)(void *);
57};
58
59static const struct rayer_pinout rayer_spipgm = {
60 .cs_bit = 5,
61 .sck_bit = 6,
62 .mosi_bit = 7,
63 .miso_bit = 6,
64};
65
66static const struct rayer_pinout xilinx_dlc5 = {
67 .cs_bit = 2,
68 .sck_bit = 1,
69 .mosi_bit = 0,
70 .miso_bit = 4,
71};
72
Maksim Kuleshov3647b2d2013-10-02 01:21:57 +000073static void byteblaster_preinit(const void *);
74static int byteblaster_shutdown(void *);
75
76static const struct rayer_pinout altera_byteblastermv = {
77 .cs_bit = 1,
78 .sck_bit = 0,
79 .mosi_bit = 6,
80 .miso_bit = 7,
81 .preinit = byteblaster_preinit,
82 .shutdown = byteblaster_shutdown,
83};
84
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +000085static const struct rayer_programmer rayer_spi_types[] = {
86 {"rayer", NT, "RayeR SPIPGM", &rayer_spipgm},
87 {"xilinx", NT, "Xilinx Parallel Cable III (DLC 5)", &xilinx_dlc5},
Maksim Kuleshov3647b2d2013-10-02 01:21:57 +000088 {"byteblastermv", OK, "Altera ByteBlasterMV", &altera_byteblastermv},
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +000089 {0},
90};
91
92static const struct rayer_pinout *pinout = NULL;
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +000093
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +000094static uint16_t lpt_iobase;
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +000095
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +000096/* Cached value of last byte sent. */
97static uint8_t lpt_outbyte;
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +000098
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +000099static void rayer_bitbang_set_cs(int val)
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000100{
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000101 lpt_outbyte &= ~(1 << pinout->cs_bit);
102 lpt_outbyte |= (val << pinout->cs_bit);
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000103 OUTB(lpt_outbyte, lpt_iobase);
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000104}
105
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000106static void rayer_bitbang_set_sck(int val)
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000107{
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000108 lpt_outbyte &= ~(1 << pinout->sck_bit);
109 lpt_outbyte |= (val << pinout->sck_bit);
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000110 OUTB(lpt_outbyte, lpt_iobase);
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000111}
112
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000113static void rayer_bitbang_set_mosi(int val)
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000114{
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000115 lpt_outbyte &= ~(1 << pinout->mosi_bit);
116 lpt_outbyte |= (val << pinout->mosi_bit);
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000117 OUTB(lpt_outbyte, lpt_iobase);
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000118}
119
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000120static int rayer_bitbang_get_miso(void)
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000121{
122 uint8_t tmp;
123
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000124 tmp = INB(lpt_iobase + 1) ^ 0x80; // bit.7 inverted
125 tmp = (tmp >> pinout->miso_bit) & 0x1;
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000126 return tmp;
127}
128
129static const struct bitbang_spi_master bitbang_spi_master_rayer = {
130 .type = BITBANG_SPI_MASTER_RAYER,
131 .set_cs = rayer_bitbang_set_cs,
132 .set_sck = rayer_bitbang_set_sck,
133 .set_mosi = rayer_bitbang_set_mosi,
134 .get_miso = rayer_bitbang_get_miso,
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000135 .half_period = 0,
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000136};
137
138int rayer_spi_init(void)
139{
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000140 const struct rayer_programmer *prog = rayer_spi_types;
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000141 char *arg = NULL;
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000142
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000143 /* Non-default port requested? */
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000144 arg = extract_programmer_param("iobase");
145 if (arg) {
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000146 char *endptr = NULL;
147 unsigned long tmp;
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000148 tmp = strtoul(arg, &endptr, 0);
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000149 /* Port 0, port >0x10000, unaligned ports and garbage strings
150 * are rejected.
151 */
152 if (!tmp || (tmp >= 0x10000) || (tmp & 0x3) ||
153 (*endptr != '\0')) {
154 /* Using ports below 0x100 is a really bad idea, and
155 * should only be done if no port between 0x100 and
156 * 0xfffc works due to routing issues.
157 */
158 msg_perr("Error: iobase= specified, but the I/O base "
159 "given was invalid.\nIt must be a multiple of "
160 "0x4 and lie between 0x100 and 0xfffc.\n");
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000161 free(arg);
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000162 return 1;
163 } else {
164 lpt_iobase = (uint16_t)tmp;
165 msg_pinfo("Non-default I/O base requested. This will "
166 "not change the hardware settings.\n");
167 }
168 } else {
169 /* Pick a default value for the I/O base. */
170 lpt_iobase = 0x378;
171 }
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000172 free(arg);
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000173
174 msg_pdbg("Using address 0x%x as I/O base for parallel port access.\n",
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000175 lpt_iobase);
176
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000177 arg = extract_programmer_param("type");
178 if (arg) {
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000179 for (; prog->type != NULL; prog++) {
180 if (strcasecmp(arg, prog->type) == 0) {
181 break;
182 }
183 }
184 if (prog->type == NULL) {
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000185 msg_perr("Error: Invalid device type specified.\n");
186 free(arg);
187 return 1;
188 }
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000189 free(arg);
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000190 }
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000191 msg_pinfo("Using %s pinout.\n", prog->description);
192 pinout = (struct rayer_pinout *)prog->dev_data;
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +0000193
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000194 if (rget_io_perms())
195 return 1;
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000196
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +0000197 /* Get the initial value before writing to any line. */
198 lpt_outbyte = INB(lpt_iobase);
199
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000200 if (pinout->shutdown)
201 register_shutdown(pinout->shutdown, (void*)pinout);
202 if (pinout->preinit)
203 pinout->preinit(pinout);
204
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000205 if (bitbang_spi_init(&bitbang_spi_master_rayer))
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000206 return 1;
207
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000208 return 0;
209}
210
Maksim Kuleshov3647b2d2013-10-02 01:21:57 +0000211static void byteblaster_preinit(const void *data){
212 msg_pdbg("byteblaster_preinit\n");
213 /* Assert #EN signal. */
214 OUTB(2, lpt_iobase + 2 );
215}
216
217static int byteblaster_shutdown(void *data){
218 msg_pdbg("byteblaster_shutdown\n");
219 /* De-Assert #EN signal. */
220 OUTB(0, lpt_iobase + 2 );
221 return 0;
222}
223
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000224#else
225#error PCI port I/O access is not supported on this architecture yet.
226#endif