blob: 8a5bf93d4131203bbcce43edfd09a322890f2040 [file] [log] [blame]
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +00004 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Stefan Reinauera9424d52008-06-27 16:28:34 +00005 * Copyright (C) 2008 coresystems GmbH
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21/*
22 * Contains the generic SPI framework
23 */
24
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +000025#include <string.h>
26#include "flash.h"
Carl-Daniel Hailfinger08454642009-06-15 14:14:48 +000027#include "flashchips.h"
Carl-Daniel Hailfingerd6cbf762008-05-13 14:58:23 +000028#include "spi.h"
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +000029
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +000030enum spi_controller spi_controller = SPI_CONTROLLER_NONE;
31void *spibar = NULL;
32
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +000033void spi_prettyprint_status_register(struct flashchip *flash);
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +000034
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000035int spi_send_command(unsigned int writecnt, unsigned int readcnt,
Uwe Hermann394131e2008-10-18 21:14:13 +000036 const unsigned char *writearr, unsigned char *readarr)
Carl-Daniel Hailfinger3d94a0e2007-10-16 21:09:06 +000037{
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +000038 switch (spi_controller) {
39 case SPI_CONTROLLER_IT87XX:
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000040 return it8716f_spi_send_command(writecnt, readcnt, writearr,
Uwe Hermann394131e2008-10-18 21:14:13 +000041 readarr);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +000042 case SPI_CONTROLLER_ICH7:
43 case SPI_CONTROLLER_ICH9:
44 case SPI_CONTROLLER_VIA:
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000045 return ich_spi_send_command(writecnt, readcnt, writearr, readarr);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +000046 case SPI_CONTROLLER_SB600:
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000047 return sb600_spi_send_command(writecnt, readcnt, writearr, readarr);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +000048 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000049 return wbsio_spi_send_command(writecnt, readcnt, writearr, readarr);
Paul Fox05dfbe62009-06-16 21:08:06 +000050 case SPI_CONTROLLER_FT2232:
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000051 return ft2232_spi_send_command(writecnt, readcnt, writearr, readarr);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +000052 case SPI_CONTROLLER_DUMMY:
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000053 return dummy_spi_send_command(writecnt, readcnt, writearr, readarr);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +000054 default:
Uwe Hermann394131e2008-10-18 21:14:13 +000055 printf_debug
56 ("%s called, but no SPI chipset/strapping detected\n",
57 __FUNCTION__);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +000058 }
Carl-Daniel Hailfinger3d94a0e2007-10-16 21:09:06 +000059 return 1;
60}
61
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000062int spi_send_multicommand(struct spi_command *spicommands)
63{
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +000064 int ret = 0;
65 while ((spicommands->writecnt || spicommands->readcnt) && !ret) {
66 ret = spi_send_command(spicommands->writecnt, spicommands->readcnt,
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000067 spicommands->writearr, spicommands->readarr);
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +000068 /* This awful hack needs to be replaced with a multicommand
69 * capable ICH/VIA SPI driver.
70 */
71 if ((ret == SPI_INVALID_OPCODE) &&
72 ((spicommands->writearr[0] == JEDEC_WREN) ||
73 (spicommands->writearr[0] == JEDEC_EWSR))) {
74 switch (spi_controller) {
75 case SPI_CONTROLLER_ICH7:
76 case SPI_CONTROLLER_ICH9:
77 case SPI_CONTROLLER_VIA:
78 printf_debug(" due to SPI master limitation, ignoring"
79 " and hoping it will be run as PREOP\n");
80 ret = 0;
81 default:
82 break;
83 }
84 }
85 spicommands++;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000086 }
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +000087 return ret;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000088}
89
Rudolf Marek48a85e42008-06-30 21:45:17 +000090static int spi_rdid(unsigned char *readarr, int bytes)
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +000091{
Uwe Hermann394131e2008-10-18 21:14:13 +000092 const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +000093 int ret;
Carl-Daniel Hailfingerbfe2e0c2009-05-14 12:59:36 +000094 int i;
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +000095
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +000096 ret = spi_send_command(sizeof(cmd), bytes, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +000097 if (ret)
98 return ret;
Carl-Daniel Hailfingerbfe2e0c2009-05-14 12:59:36 +000099 printf_debug("RDID returned");
100 for (i = 0; i < bytes; i++)
101 printf_debug(" 0x%02x", readarr[i]);
102 printf_debug("\n");
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000103 return 0;
104}
105
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000106static int spi_rems(unsigned char *readarr)
107{
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000108 unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
109 uint32_t readaddr;
110 int ret;
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000111
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000112 ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000113 if (ret == SPI_INVALID_ADDRESS) {
114 /* Find the lowest even address allowed for reads. */
115 readaddr = (spi_get_valid_read_addr() + 1) & ~1;
116 cmd[1] = (readaddr >> 16) & 0xff,
117 cmd[2] = (readaddr >> 8) & 0xff,
118 cmd[3] = (readaddr >> 0) & 0xff,
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000119 ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000120 }
121 if (ret)
122 return ret;
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000123 printf_debug("REMS returned %02x %02x.\n", readarr[0], readarr[1]);
124 return 0;
125}
126
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000127static int spi_res(unsigned char *readarr)
128{
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000129 unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
130 uint32_t readaddr;
131 int ret;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000132
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000133 ret = spi_send_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000134 if (ret == SPI_INVALID_ADDRESS) {
135 /* Find the lowest even address allowed for reads. */
136 readaddr = (spi_get_valid_read_addr() + 1) & ~1;
137 cmd[1] = (readaddr >> 16) & 0xff,
138 cmd[2] = (readaddr >> 8) & 0xff,
139 cmd[3] = (readaddr >> 0) & 0xff,
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000140 ret = spi_send_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000141 }
142 if (ret)
143 return ret;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000144 printf_debug("RES returned %02x.\n", readarr[0]);
145 return 0;
146}
147
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000148int spi_write_enable(void)
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000149{
Uwe Hermann394131e2008-10-18 21:14:13 +0000150 const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000151 int result;
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000152
153 /* Send WREN (Write Enable) */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000154 result = spi_send_command(sizeof(cmd), 0, cmd, NULL);
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000155
156 if (result)
157 printf_debug("%s failed", __func__);
158 if (result == SPI_INVALID_OPCODE) {
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000159 switch (spi_controller) {
160 case SPI_CONTROLLER_ICH7:
161 case SPI_CONTROLLER_ICH9:
162 case SPI_CONTROLLER_VIA:
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000163 printf_debug(" due to SPI master limitation, ignoring"
164 " and hoping it will be run as PREOP\n");
165 return 0;
166 default:
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000167 break;
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000168 }
169 }
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000170 if (result)
171 printf_debug("\n");
172
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000173 return result;
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000174}
175
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000176int spi_write_disable(void)
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000177{
Uwe Hermann394131e2008-10-18 21:14:13 +0000178 const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000179
180 /* Send WRDI (Write Disable) */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000181 return spi_send_command(sizeof(cmd), 0, cmd, NULL);
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000182}
183
Rudolf Marek48a85e42008-06-30 21:45:17 +0000184static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000185{
Rudolf Marek48a85e42008-06-30 21:45:17 +0000186 unsigned char readarr[4];
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000187 uint32_t id1;
188 uint32_t id2;
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000189
Rudolf Marek48a85e42008-06-30 21:45:17 +0000190 if (spi_rdid(readarr, bytes))
Peter Stugeda4e5f32008-06-24 01:22:03 +0000191 return 0;
192
193 if (!oddparity(readarr[0]))
194 printf_debug("RDID byte 0 parity violation.\n");
195
196 /* Check if this is a continuation vendor ID */
197 if (readarr[0] == 0x7f) {
198 if (!oddparity(readarr[1]))
199 printf_debug("RDID byte 1 parity violation.\n");
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000200 id1 = (readarr[0] << 8) | readarr[1];
201 id2 = readarr[2];
Rudolf Marek48a85e42008-06-30 21:45:17 +0000202 if (bytes > 3) {
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000203 id2 <<= 8;
204 id2 |= readarr[3];
Rudolf Marek48a85e42008-06-30 21:45:17 +0000205 }
Peter Stugeda4e5f32008-06-24 01:22:03 +0000206 } else {
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000207 id1 = readarr[0];
208 id2 = (readarr[1] << 8) | readarr[2];
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000209 }
210
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000211 printf_debug("%s: id1 0x%02x, id2 0x%02x\n", __FUNCTION__, id1, id2);
Peter Stugeda4e5f32008-06-24 01:22:03 +0000212
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000213 if (id1 == flash->manufacture_id && id2 == flash->model_id) {
Peter Stugeda4e5f32008-06-24 01:22:03 +0000214 /* Print the status register to tell the
215 * user about possible write protection.
216 */
217 spi_prettyprint_status_register(flash);
218
219 return 1;
220 }
221
222 /* Test if this is a pure vendor match. */
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000223 if (id1 == flash->manufacture_id &&
Peter Stugeda4e5f32008-06-24 01:22:03 +0000224 GENERIC_DEVICE_ID == flash->model_id)
225 return 1;
226
Carl-Daniel Hailfinger70539262007-10-15 21:45:29 +0000227 return 0;
228}
229
Uwe Hermann394131e2008-10-18 21:14:13 +0000230int probe_spi_rdid(struct flashchip *flash)
231{
Rudolf Marek48a85e42008-06-30 21:45:17 +0000232 return probe_spi_rdid_generic(flash, 3);
233}
234
235/* support 4 bytes flash ID */
Uwe Hermann394131e2008-10-18 21:14:13 +0000236int probe_spi_rdid4(struct flashchip *flash)
237{
Rudolf Marek48a85e42008-06-30 21:45:17 +0000238 /* only some SPI chipsets support 4 bytes commands */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000239 switch (spi_controller) {
240 case SPI_CONTROLLER_ICH7:
241 case SPI_CONTROLLER_ICH9:
242 case SPI_CONTROLLER_VIA:
243 case SPI_CONTROLLER_SB600:
244 case SPI_CONTROLLER_WBSIO:
Paul Fox05dfbe62009-06-16 21:08:06 +0000245 case SPI_CONTROLLER_FT2232:
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000246 case SPI_CONTROLLER_DUMMY:
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000247 return probe_spi_rdid_generic(flash, 4);
248 default:
249 printf_debug("4b ID not supported on this SPI controller\n");
250 }
251
252 return 0;
Rudolf Marek48a85e42008-06-30 21:45:17 +0000253}
254
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000255int probe_spi_rems(struct flashchip *flash)
256{
257 unsigned char readarr[JEDEC_REMS_INSIZE];
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000258 uint32_t id1, id2;
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000259
260 if (spi_rems(readarr))
261 return 0;
262
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000263 id1 = readarr[0];
264 id2 = readarr[1];
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000265
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000266 printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, id1, id2);
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000267
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000268 if (id1 == flash->manufacture_id && id2 == flash->model_id) {
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000269 /* Print the status register to tell the
270 * user about possible write protection.
271 */
272 spi_prettyprint_status_register(flash);
273
274 return 1;
275 }
276
277 /* Test if this is a pure vendor match. */
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000278 if (id1 == flash->manufacture_id &&
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000279 GENERIC_DEVICE_ID == flash->model_id)
280 return 1;
281
282 return 0;
283}
284
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000285int probe_spi_res(struct flashchip *flash)
286{
287 unsigned char readarr[3];
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000288 uint32_t id2;
Peter Stugeda4e5f32008-06-24 01:22:03 +0000289
Carl-Daniel Hailfinger92a54ca2008-11-27 22:48:48 +0000290 /* Check if RDID was successful and did not return 0xff 0xff 0xff.
291 * In that case, RES is pointless.
292 */
293 if (!spi_rdid(readarr, 3) && ((readarr[0] != 0xff) ||
294 (readarr[1] != 0xff) || (readarr[2] != 0xff)))
Peter Stugeda4e5f32008-06-24 01:22:03 +0000295 return 0;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000296
Peter Stugeda4e5f32008-06-24 01:22:03 +0000297 if (spi_res(readarr))
298 return 0;
299
Carl-Daniel Hailfinger2ad267d2009-05-27 11:40:08 +0000300 id2 = readarr[0];
301 printf_debug("%s: id 0x%x\n", __FUNCTION__, id2);
302 if (id2 != flash->model_id)
Peter Stugeda4e5f32008-06-24 01:22:03 +0000303 return 0;
304
305 /* Print the status register to tell the
306 * user about possible write protection.
307 */
308 spi_prettyprint_status_register(flash);
309 return 1;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000310}
311
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000312uint8_t spi_read_status_register(void)
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000313{
Uwe Hermann394131e2008-10-18 21:14:13 +0000314 const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
Peter Stugebf196e92009-01-26 03:08:45 +0000315 unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000316 int ret;
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000317
318 /* Read Status Register */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000319 if (spi_controller == SPI_CONTROLLER_SB600) {
Jason Wanga3f04be2008-11-28 21:36:51 +0000320 /* SB600 uses a different way to read status register. */
321 return sb600_read_status_register();
322 } else {
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000323 ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000324 if (ret)
325 printf_debug("RDSR failed!\n");
Jason Wanga3f04be2008-11-28 21:36:51 +0000326 }
327
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000328 return readarr[0];
329}
330
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000331/* Prettyprint the status register. Common definitions. */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000332void spi_prettyprint_status_register_common(uint8_t status)
333{
334 printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000335 "%sset\n", (status & (1 << 5)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000336 printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000337 "%sset\n", (status & (1 << 4)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000338 printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000339 "%sset\n", (status & (1 << 3)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000340 printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000341 "%sset\n", (status & (1 << 2)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000342 printf_debug("Chip status register: Write Enable Latch (WEL) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000343 "%sset\n", (status & (1 << 1)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000344 printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000345 "%sset\n", (status & (1 << 0)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000346}
347
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000348/* Prettyprint the status register. Works for
349 * ST M25P series
350 * MX MX25L series
351 */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000352void spi_prettyprint_status_register_st_m25p(uint8_t status)
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000353{
354 printf_debug("Chip status register: Status Register Write Disable "
Uwe Hermann394131e2008-10-18 21:14:13 +0000355 "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000356 printf_debug("Chip status register: Bit 6 is "
Uwe Hermann394131e2008-10-18 21:14:13 +0000357 "%sset\n", (status & (1 << 6)) ? "" : "not ");
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000358 spi_prettyprint_status_register_common(status);
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000359}
360
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000361void spi_prettyprint_status_register_sst25(uint8_t status)
362{
363 printf_debug("Chip status register: Block Protect Write Disable "
364 "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
365 printf_debug("Chip status register: Auto Address Increment Programming "
366 "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
367 spi_prettyprint_status_register_common(status);
368}
369
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000370/* Prettyprint the status register. Works for
371 * SST 25VF016
372 */
373void spi_prettyprint_status_register_sst25vf016(uint8_t status)
374{
Carl-Daniel Hailfingerd3568ad2008-01-22 14:37:31 +0000375 const char *bpt[] = {
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000376 "none",
377 "1F0000H-1FFFFFH",
378 "1E0000H-1FFFFFH",
379 "1C0000H-1FFFFFH",
380 "180000H-1FFFFFH",
381 "100000H-1FFFFFH",
Carl-Daniel Hailfingerd3568ad2008-01-22 14:37:31 +0000382 "all", "all"
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000383 };
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000384 spi_prettyprint_status_register_sst25(status);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000385 printf_debug("Resulting block protection : %s\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000386 bpt[(status & 0x1c) >> 2]);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000387}
388
Peter Stuge5fecee42009-01-26 03:23:50 +0000389void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
390{
391 const char *bpt[] = {
392 "none",
393 "0x70000-0x7ffff",
394 "0x60000-0x7ffff",
395 "0x40000-0x7ffff",
396 "all blocks", "all blocks", "all blocks", "all blocks"
397 };
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000398 spi_prettyprint_status_register_sst25(status);
Peter Stuge5fecee42009-01-26 03:23:50 +0000399 printf_debug("Resulting block protection : %s\n",
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000400 bpt[(status & 0x1c) >> 2]);
Peter Stuge5fecee42009-01-26 03:23:50 +0000401}
402
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000403void spi_prettyprint_status_register(struct flashchip *flash)
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000404{
405 uint8_t status;
406
Peter Stugefa8c5502008-05-10 23:07:52 +0000407 status = spi_read_status_register();
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000408 printf_debug("Chip status register is %02x\n", status);
409 switch (flash->manufacture_id) {
410 case ST_ID:
Carl-Daniel Hailfingerf43e6422008-05-15 22:32:08 +0000411 if (((flash->model_id & 0xff00) == 0x2000) ||
412 ((flash->model_id & 0xff00) == 0x2500))
413 spi_prettyprint_status_register_st_m25p(status);
414 break;
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000415 case MX_ID:
416 if ((flash->model_id & 0xff00) == 0x2000)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000417 spi_prettyprint_status_register_st_m25p(status);
418 break;
419 case SST_ID:
Peter Stuge5fecee42009-01-26 03:23:50 +0000420 switch (flash->model_id) {
421 case 0x2541:
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000422 spi_prettyprint_status_register_sst25vf016(status);
Peter Stuge5fecee42009-01-26 03:23:50 +0000423 break;
424 case 0x8d:
425 case 0x258d:
426 spi_prettyprint_status_register_sst25vf040b(status);
427 break;
Carl-Daniel Hailfinger5100a8a2009-05-13 22:51:27 +0000428 default:
Carl-Daniel Hailfinger1bfd6c92009-05-06 13:59:44 +0000429 spi_prettyprint_status_register_sst25(status);
430 break;
Peter Stuge5fecee42009-01-26 03:23:50 +0000431 }
Carl-Daniel Hailfinger9a3ec822007-12-29 10:15:58 +0000432 break;
433 }
434}
Uwe Hermann394131e2008-10-18 21:14:13 +0000435
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000436int spi_chip_erase_60(struct flashchip *flash)
437{
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000438 int result;
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000439 struct spi_command spicommands[] = {
440 {
441 .writecnt = JEDEC_WREN_OUTSIZE,
442 .writearr = (const unsigned char[]){ JEDEC_WREN },
443 .readcnt = 0,
444 .readarr = NULL,
445 }, {
446 .writecnt = JEDEC_CE_60_OUTSIZE,
447 .writearr = (const unsigned char[]){ JEDEC_CE_60 },
448 .readcnt = 0,
449 .readarr = NULL,
450 }, {
451 .writecnt = 0,
452 .writearr = NULL,
453 .readcnt = 0,
454 .readarr = NULL,
455 }};
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000456
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000457 result = spi_disable_blockprotect();
458 if (result) {
459 printf_debug("spi_disable_blockprotect failed\n");
460 return result;
461 }
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000462
463 result = spi_send_multicommand(spicommands);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000464 if (result) {
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000465 printf_debug("%s failed during command execution\n", __func__);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000466 return result;
467 }
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000468 /* Wait until the Write-In-Progress bit is cleared.
469 * This usually takes 1-85 s, so wait in 1 s steps.
470 */
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000471 /* FIXME: We assume spi_read_status_register will never fail. */
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000472 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000473 programmer_delay(1000 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000474 if (check_erased_range(flash, 0, flash->total_size * 1024)) {
475 fprintf(stderr, "ERASE FAILED!\n");
476 return -1;
477 }
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000478 return 0;
479}
480
Peter Stugefa8c5502008-05-10 23:07:52 +0000481int spi_chip_erase_c7(struct flashchip *flash)
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000482{
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000483 int result;
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000484 struct spi_command spicommands[] = {
485 {
486 .writecnt = JEDEC_WREN_OUTSIZE,
487 .writearr = (const unsigned char[]){ JEDEC_WREN },
488 .readcnt = 0,
489 .readarr = NULL,
490 }, {
491 .writecnt = JEDEC_CE_C7_OUTSIZE,
492 .writearr = (const unsigned char[]){ JEDEC_CE_C7 },
493 .readcnt = 0,
494 .readarr = NULL,
495 }, {
496 .writecnt = 0,
497 .writearr = NULL,
498 .readcnt = 0,
499 .readarr = NULL,
500 }};
Uwe Hermann394131e2008-10-18 21:14:13 +0000501
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000502 result = spi_disable_blockprotect();
503 if (result) {
504 printf_debug("spi_disable_blockprotect failed\n");
505 return result;
506 }
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000507
508 result = spi_send_multicommand(spicommands);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000509 if (result) {
Carl-Daniel Hailfinger60d71182009-07-11 19:28:36 +0000510 printf_debug("%s failed during command execution\n", __func__);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000511 return result;
512 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000513 /* Wait until the Write-In-Progress bit is cleared.
514 * This usually takes 1-85 s, so wait in 1 s steps.
515 */
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000516 /* FIXME: We assume spi_read_status_register will never fail. */
Peter Stugefa8c5502008-05-10 23:07:52 +0000517 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000518 programmer_delay(1000 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000519 if (check_erased_range(flash, 0, flash->total_size * 1024)) {
520 fprintf(stderr, "ERASE FAILED!\n");
521 return -1;
522 }
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000523 return 0;
524}
525
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000526int spi_chip_erase_60_c7(struct flashchip *flash)
527{
528 int result;
529 result = spi_chip_erase_60(flash);
530 if (result) {
531 printf_debug("spi_chip_erase_60 failed, trying c7\n");
532 result = spi_chip_erase_c7(flash);
533 }
534 return result;
535}
536
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000537int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000538{
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000539 int result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000540 struct spi_command spicommands[] = {
541 {
542 .writecnt = JEDEC_WREN_OUTSIZE,
543 .writearr = (const unsigned char[]){ JEDEC_WREN },
544 .readcnt = 0,
545 .readarr = NULL,
546 }, {
547 .writecnt = JEDEC_BE_52_OUTSIZE,
548 .writearr = (const unsigned char[]){ JEDEC_BE_52, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
549 .readcnt = 0,
550 .readarr = NULL,
551 }, {
552 .writecnt = 0,
553 .writearr = NULL,
554 .readcnt = 0,
555 .readarr = NULL,
556 }};
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000557
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000558 result = spi_send_multicommand(spicommands);
559 if (result) {
560 printf_debug("%s failed during command execution\n", __func__);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000561 return result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000562 }
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000563 /* Wait until the Write-In-Progress bit is cleared.
564 * This usually takes 100-4000 ms, so wait in 100 ms steps.
565 */
566 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000567 programmer_delay(100 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000568 if (check_erased_range(flash, addr, blocklen)) {
569 fprintf(stderr, "ERASE FAILED!\n");
570 return -1;
571 }
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000572 return 0;
573}
574
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000575/* Block size is usually
576 * 64k for Macronix
577 * 32k for SST
578 * 4-32k non-uniform for EON
579 */
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000580int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000581{
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000582 int result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000583 struct spi_command spicommands[] = {
584 {
585 .writecnt = JEDEC_WREN_OUTSIZE,
586 .writearr = (const unsigned char[]){ JEDEC_WREN },
587 .readcnt = 0,
588 .readarr = NULL,
589 }, {
590 .writecnt = JEDEC_BE_D8_OUTSIZE,
591 .writearr = (const unsigned char[]){ JEDEC_BE_D8, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
592 .readcnt = 0,
593 .readarr = NULL,
594 }, {
595 .writecnt = 0,
596 .writearr = NULL,
597 .readcnt = 0,
598 .readarr = NULL,
599 }};
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000600
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000601 result = spi_send_multicommand(spicommands);
602 if (result) {
603 printf_debug("%s failed during command execution\n", __func__);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000604 return result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000605 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000606 /* Wait until the Write-In-Progress bit is cleared.
607 * This usually takes 100-4000 ms, so wait in 100 ms steps.
608 */
Peter Stugefa8c5502008-05-10 23:07:52 +0000609 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000610 programmer_delay(100 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000611 if (check_erased_range(flash, addr, blocklen)) {
612 fprintf(stderr, "ERASE FAILED!\n");
613 return -1;
614 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000615 return 0;
616}
617
Stefan Reinauer424ed222008-10-29 22:13:20 +0000618int spi_chip_erase_d8(struct flashchip *flash)
619{
620 int i, rc = 0;
621 int total_size = flash->total_size * 1024;
622 int erase_size = 64 * 1024;
623
624 spi_disable_blockprotect();
625
626 printf("Erasing chip: \n");
627
628 for (i = 0; i < total_size / erase_size; i++) {
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000629 rc = spi_block_erase_d8(flash, i * erase_size, erase_size);
Stefan Reinauer424ed222008-10-29 22:13:20 +0000630 if (rc) {
631 printf("Error erasing block at 0x%x\n", i);
632 break;
633 }
634 }
635
636 printf("\n");
637
638 return rc;
639}
640
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000641/* Sector size is usually 4k, though Macronix eliteflash has 64k */
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000642int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000643{
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000644 int result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000645 struct spi_command spicommands[] = {
646 {
647 .writecnt = JEDEC_WREN_OUTSIZE,
648 .writearr = (const unsigned char[]){ JEDEC_WREN },
649 .readcnt = 0,
650 .readarr = NULL,
651 }, {
652 .writecnt = JEDEC_SE_OUTSIZE,
653 .writearr = (const unsigned char[]){ JEDEC_SE, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
654 .readcnt = 0,
655 .readarr = NULL,
656 }, {
657 .writecnt = 0,
658 .writearr = NULL,
659 .readcnt = 0,
660 .readarr = NULL,
661 }};
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000662
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000663 result = spi_send_multicommand(spicommands);
664 if (result) {
665 printf_debug("%s failed during command execution\n", __func__);
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000666 return result;
Carl-Daniel Hailfinger39fa9b52009-07-11 22:26:52 +0000667 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000668 /* Wait until the Write-In-Progress bit is cleared.
669 * This usually takes 15-800 ms, so wait in 10 ms steps.
670 */
Peter Stugefa8c5502008-05-10 23:07:52 +0000671 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000672 programmer_delay(10 * 1000);
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000673 if (check_erased_range(flash, addr, blocklen)) {
674 fprintf(stderr, "ERASE FAILED!\n");
675 return -1;
676 }
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000677 return 0;
678}
679
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000680int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
681{
682 if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
683 fprintf(stderr, "%s called with incorrect arguments\n", __func__);
684 return -1;
685 }
686 return spi_chip_erase_60(flash);
687}
688
689int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
690{
691 if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
692 fprintf(stderr, "%s called with incorrect arguments\n", __func__);
693 return -1;
694 }
695 return spi_chip_erase_c7(flash);
696}
697
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000698int spi_write_status_enable(void)
Jason Wanga3f04be2008-11-28 21:36:51 +0000699{
700 const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000701 int result;
Jason Wanga3f04be2008-11-28 21:36:51 +0000702
703 /* Send EWSR (Enable Write Status Register). */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000704 result = spi_send_command(sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000705
706 if (result)
707 printf_debug("%s failed", __func__);
708 if (result == SPI_INVALID_OPCODE) {
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000709 switch (spi_controller) {
710 case SPI_CONTROLLER_ICH7:
711 case SPI_CONTROLLER_ICH9:
712 case SPI_CONTROLLER_VIA:
Carl-Daniel Hailfinger1e637842009-05-15 00:56:22 +0000713 printf_debug(" due to SPI master limitation, ignoring"
714 " and hoping it will be run as PREOP\n");
715 return 0;
716 default:
717 break;
718 }
719 }
720 if (result)
721 printf_debug("\n");
722
723 return result;
Jason Wanga3f04be2008-11-28 21:36:51 +0000724}
725
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000726/*
727 * This is according the SST25VF016 datasheet, who knows it is more
728 * generic that this...
729 */
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000730int spi_write_status_register(int status)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000731{
Uwe Hermann394131e2008-10-18 21:14:13 +0000732 const unsigned char cmd[JEDEC_WRSR_OUTSIZE] =
733 { JEDEC_WRSR, (unsigned char)status };
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000734
735 /* Send WRSR (Write Status Register) */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000736 return spi_send_command(sizeof(cmd), 0, cmd, NULL);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000737}
738
739void spi_byte_program(int address, uint8_t byte)
740{
Uwe Hermann394131e2008-10-18 21:14:13 +0000741 const unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE] = {
742 JEDEC_BYTE_PROGRAM,
743 (address >> 16) & 0xff,
744 (address >> 8) & 0xff,
745 (address >> 0) & 0xff,
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000746 byte
747 };
748
749 /* Send Byte-Program */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000750 spi_send_command(sizeof(cmd), 0, cmd, NULL);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000751}
752
Paul Foxeb3acef2009-06-12 08:10:33 +0000753int spi_nbyte_program(int address, uint8_t *bytes, int len)
754{
755 unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + 256] = {
756 JEDEC_BYTE_PROGRAM,
757 (address >> 16) & 0xff,
758 (address >> 8) & 0xff,
759 (address >> 0) & 0xff,
760 };
761
762 if (len > 256) {
763 printf_debug ("%s called for too long a write\n",
764 __FUNCTION__);
765 return 1;
766 }
767
768 memcpy(&cmd[4], bytes, len);
769
770 /* Send Byte-Program */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000771 return spi_send_command(4 + len, 0, cmd, NULL);
Paul Foxeb3acef2009-06-12 08:10:33 +0000772}
773
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000774int spi_disable_blockprotect(void)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000775{
776 uint8_t status;
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000777 int result;
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000778
Peter Stugefa8c5502008-05-10 23:07:52 +0000779 status = spi_read_status_register();
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000780 /* If there is block protection in effect, unprotect it first. */
781 if ((status & 0x3c) != 0) {
782 printf_debug("Some block protection in effect, disabling\n");
Jason Wanga3f04be2008-11-28 21:36:51 +0000783 result = spi_write_status_enable();
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000784 if (result) {
Jason Wanga3f04be2008-11-28 21:36:51 +0000785 printf_debug("spi_write_status_enable failed\n");
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000786 return result;
787 }
788 result = spi_write_status_register(status & ~0x3c);
789 if (result) {
790 printf_debug("spi_write_status_register failed\n");
791 return result;
792 }
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000793 }
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000794 return 0;
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000795}
796
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000797int spi_nbyte_read(int address, uint8_t *bytes, int len)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000798{
Uwe Hermann394131e2008-10-18 21:14:13 +0000799 const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
800 JEDEC_READ,
Carl-Daniel Hailfingerd3568ad2008-01-22 14:37:31 +0000801 (address >> 16) & 0xff,
802 (address >> 8) & 0xff,
803 (address >> 0) & 0xff,
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000804 };
805
806 /* Send Read */
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000807 return spi_send_command(sizeof(cmd), len, cmd, bytes);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000808}
809
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000810/*
811 * Read a complete flash chip.
812 * Each page is read separately in chunks with a maximum size of chunksize.
813 */
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000814int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize)
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000815{
816 int rc = 0;
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000817 int i, j, starthere, lenhere;
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000818 int page_size = flash->page_size;
819 int toread;
820
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000821 /* Warning: This loop has a very unusual condition and body.
822 * The loop needs to go through each page with at least one affected
823 * byte. The lowest page number is (start / page_size) since that
824 * division rounds down. The highest page number we want is the page
825 * where the last byte of the range lives. That last byte has the
826 * address (start + len - 1), thus the highest page number is
827 * (start + len - 1) / page_size. Since we want to include that last
828 * page as well, the loop condition uses <=.
829 */
830 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
831 /* Byte position of the first byte in the range in this page. */
832 /* starthere is an offset to the base address of the chip. */
833 starthere = max(start, i * page_size);
834 /* Length of bytes in the range in this page. */
835 lenhere = min(start + len, (i + 1) * page_size) - starthere;
836 for (j = 0; j < lenhere; j += chunksize) {
837 toread = min(chunksize, lenhere - j);
838 rc = spi_nbyte_read(starthere + j, buf + starthere - start + j, toread);
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000839 if (rc)
840 break;
841 }
842 if (rc)
843 break;
844 }
845
846 return rc;
847}
848
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000849int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len)
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000850{
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000851 switch (spi_controller) {
852 case SPI_CONTROLLER_IT87XX:
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000853 return it8716f_spi_chip_read(flash, buf, start, len);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000854 case SPI_CONTROLLER_SB600:
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000855 return sb600_spi_read(flash, buf, start, len);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000856 case SPI_CONTROLLER_ICH7:
857 case SPI_CONTROLLER_ICH9:
858 case SPI_CONTROLLER_VIA:
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000859 return ich_spi_read(flash, buf, start, len);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000860 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfingercbf563c2009-06-16 08:55:44 +0000861 return wbsio_spi_read(flash, buf, start, len);
Paul Fox05dfbe62009-06-16 21:08:06 +0000862 case SPI_CONTROLLER_FT2232:
863 return ft2232_spi_read(flash, buf, start, len);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000864 default:
Uwe Hermann394131e2008-10-18 21:14:13 +0000865 printf_debug
866 ("%s called, but no SPI chipset/strapping detected\n",
867 __FUNCTION__);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000868 }
869
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000870 return 1;
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000871}
872
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000873/*
874 * Program chip using byte programming. (SLOW!)
875 * This is for chips which can only handle one byte writes
876 * and for chips where memory mapped programming is impossible
877 * (e.g. due to size constraints in IT87* for over 512 kB)
878 */
879int spi_chip_write_1(struct flashchip *flash, uint8_t *buf)
880{
881 int total_size = 1024 * flash->total_size;
882 int i;
883
884 spi_disable_blockprotect();
885 for (i = 0; i < total_size; i++) {
886 spi_write_enable();
887 spi_byte_program(i, buf[i]);
888 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000889 programmer_delay(10);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000890 }
891
892 return 0;
893}
894
895/*
896 * Program chip using page (256 bytes) programming.
897 * Some SPI masters can't do this, they use single byte programming instead.
898 */
Carl-Daniel Hailfinger8d497012009-05-09 02:34:18 +0000899int spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000900{
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000901 switch (spi_controller) {
902 case SPI_CONTROLLER_IT87XX:
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000903 return it8716f_spi_chip_write_256(flash, buf);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000904 case SPI_CONTROLLER_SB600:
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000905 return sb600_spi_write_1(flash, buf);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000906 case SPI_CONTROLLER_ICH7:
907 case SPI_CONTROLLER_ICH9:
908 case SPI_CONTROLLER_VIA:
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000909 return ich_spi_write_256(flash, buf);
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000910 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000911 return wbsio_spi_write_1(flash, buf);
Paul Fox05dfbe62009-06-16 21:08:06 +0000912 case SPI_CONTROLLER_FT2232:
913 return ft2232_spi_write_256(flash, buf);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000914 default:
Uwe Hermann394131e2008-10-18 21:14:13 +0000915 printf_debug
916 ("%s called, but no SPI chipset/strapping detected\n",
917 __FUNCTION__);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000918 }
919
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000920 return 1;
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000921}
Peter Stugefd9217d2009-01-26 03:37:40 +0000922
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000923uint32_t spi_get_valid_read_addr(void)
924{
925 /* Need to return BBAR for ICH chipsets. */
926 return 0;
927}
928
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000929int spi_aai_write(struct flashchip *flash, uint8_t *buf)
930{
Peter Stugefd9217d2009-01-26 03:37:40 +0000931 uint32_t pos = 2, size = flash->total_size * 1024;
932 unsigned char w[6] = {0xad, 0, 0, 0, buf[0], buf[1]};
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000933 int result;
934
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000935 switch (spi_controller) {
936 case SPI_CONTROLLER_WBSIO:
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000937 fprintf(stderr, "%s: impossible with Winbond SPI masters,"
938 " degrading to byte program\n", __func__);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000939 return spi_chip_write_1(flash, buf);
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000940 default:
941 break;
Peter Stugefd9217d2009-01-26 03:37:40 +0000942 }
Carl-Daniel Hailfinger3431bb72009-06-24 08:28:39 +0000943 if (flash->erase(flash)) {
944 fprintf(stderr, "ERASE FAILED!\n");
945 return -1;
946 }
Carl-Daniel Hailfinger03adbe12009-05-09 02:09:45 +0000947 result = spi_write_enable();
948 if (result)
949 return result;
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000950 spi_send_command(6, 0, w, NULL);
Peter Stugefd9217d2009-01-26 03:37:40 +0000951 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000952 programmer_delay(5); /* SST25VF040B Tbp is max 10us */
Peter Stugefd9217d2009-01-26 03:37:40 +0000953 while (pos < size) {
954 w[1] = buf[pos++];
955 w[2] = buf[pos++];
Carl-Daniel Hailfingerd0478292009-07-10 21:08:55 +0000956 spi_send_command(3, 0, w, NULL);
Peter Stugefd9217d2009-01-26 03:37:40 +0000957 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000958 programmer_delay(5); /* SST25VF040B Tbp is max 10us */
Peter Stugefd9217d2009-01-26 03:37:40 +0000959 }
960 spi_write_disable();
961 return 0;
962}