blob: 2d2d5b22d200e14f95232105d5cd4760bbcf80f0 [file] [log] [blame]
Idwer Vollering004f4b72010-09-03 18:21:21 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Carl-Daniel Hailfinger
5 * Copyright (C) 2010 Idwer Vollering
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21/*
22 * Datasheet:
23 * PCI/PCI-X Family of Gigabit Ethernet Controllers Software Developer's Manual
24 * 82540EP/EM, 82541xx, 82544GC/EI, 82545GM/EM, 82546GB/EB, and 82547xx
25 * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
26 */
27
28#include <stdlib.h>
29#include "flash.h"
30#include "programmer.h"
31
32#define PCI_VENDOR_ID_INTEL 0x8086
33
34#define EECD 0x10
35#define FLA 0x1c
36
37/*
38 * Register bits of EECD.
39 *
40 * Bit 04, 05: FWE (Flash Write Enable Control)
41 * 00b = not allowed
42 * 01b = flash writes disabled
43 * 10b = flash writes enabled
44 * 11b = not allowed
45 */
46#define FLASH_WRITES_DISABLED 0x10 /* FWE: 10000b */
47#define FLASH_WRITES_ENABLED 0x20 /* FWE: 100000b */
48
49/* Flash Access register bits */
50/* Table 13-9 */
51#define FL_SCK 0
52#define FL_CS 1
53#define FL_SI 2
54#define FL_SO 3
55#define FL_REQ 4
56#define FL_GNT 5
57/* Currently unused */
58// #define FL_BUSY 30
59// #define FL_ER 31
60
61uint8_t *nicintel_spibar;
62
63const struct pcidev_status nics_intel_spi[] = {
Idwer Volleringbdc48272010-10-05 11:16:14 +000064 {PCI_VENDOR_ID_INTEL, 0x105e, OK, "Intel", "82571EB Gigabit Ethernet Controller"},
Idwer Vollering004f4b72010-09-03 18:21:21 +000065 {PCI_VENDOR_ID_INTEL, 0x107c, OK, "Intel", "82541PI Gigabit Ethernet Controller"},
Idwer Volleringbdc48272010-10-05 11:16:14 +000066 {PCI_VENDOR_ID_INTEL, 0x10b9, OK, "Intel", "82572EI Gigabit Ethernet Controller"},
Idwer Vollering004f4b72010-09-03 18:21:21 +000067
68 {},
69};
70
71static void nicintel_request_spibus(void)
72{
73 uint32_t tmp;
74
75 tmp = pci_mmio_readl(nicintel_spibar + FLA);
76 tmp |= 1 << FL_REQ;
77 pci_mmio_writel(tmp, nicintel_spibar + FLA);
78
79 /* Wait until we are allowed to use the SPI bus. */
80 while (!(pci_mmio_readl(nicintel_spibar + FLA) & (1 << FL_GNT))) ;
81}
82
83static void nicintel_release_spibus(void)
84{
85 uint32_t tmp;
86
87 tmp = pci_mmio_readl(nicintel_spibar + FLA);
88 tmp &= ~(1 << FL_REQ);
89 pci_mmio_writel(tmp, nicintel_spibar + FLA);
90}
91
92static void nicintel_bitbang_set_cs(int val)
93{
94 uint32_t tmp;
95
Idwer Vollering004f4b72010-09-03 18:21:21 +000096 tmp = pci_mmio_readl(nicintel_spibar + FLA);
97 tmp &= ~(1 << FL_CS);
98 tmp |= (val << FL_CS);
99 pci_mmio_writel(tmp, nicintel_spibar + FLA);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000100}
101
102static void nicintel_bitbang_set_sck(int val)
103{
104 uint32_t tmp;
105
106 tmp = pci_mmio_readl(nicintel_spibar + FLA);
107 tmp &= ~(1 << FL_SCK);
108 tmp |= (val << FL_SCK);
109 pci_mmio_writel(tmp, nicintel_spibar + FLA);
110}
111
112static void nicintel_bitbang_set_mosi(int val)
113{
114 uint32_t tmp;
115
116 tmp = pci_mmio_readl(nicintel_spibar + FLA);
117 tmp &= ~(1 << FL_SI);
118 tmp |= (val << FL_SI);
119 pci_mmio_writel(tmp, nicintel_spibar + FLA);
120}
121
122static int nicintel_bitbang_get_miso(void)
123{
124 uint32_t tmp;
125
126 tmp = pci_mmio_readl(nicintel_spibar + FLA);
127 tmp = (tmp >> FL_SO) & 0x1;
128 return tmp;
129}
130
131static const struct bitbang_spi_master bitbang_spi_master_nicintel = {
132 .type = BITBANG_SPI_MASTER_NICINTEL,
133 .set_cs = nicintel_bitbang_set_cs,
134 .set_sck = nicintel_bitbang_set_sck,
135 .set_mosi = nicintel_bitbang_set_mosi,
136 .get_miso = nicintel_bitbang_get_miso,
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000137 .request_bus = nicintel_request_spibus,
138 .release_bus = nicintel_release_spibus,
Idwer Vollering004f4b72010-09-03 18:21:21 +0000139};
140
141int nicintel_spi_init(void)
142{
143 uint32_t tmp;
144
145 get_io_perms();
146
147 io_base_addr = pcidev_init(PCI_VENDOR_ID_INTEL, PCI_BASE_ADDRESS_0,
148 nics_intel_spi);
149
150 nicintel_spibar = physmap("Intel Gigabit NIC w/ SPI flash",
151 io_base_addr, 4096);
152 tmp = pci_mmio_readl(nicintel_spibar + EECD);
153 tmp &= ~FLASH_WRITES_DISABLED;
154 tmp |= FLASH_WRITES_ENABLED;
155 pci_mmio_writel(tmp, nicintel_spibar + EECD);
156
157 /* 1 usec halfperiod delay for now. */
158 if (bitbang_spi_init(&bitbang_spi_master_nicintel, 1))
159 return 1;
160
161 buses_supported = CHIP_BUSTYPE_SPI;
162 spi_controller = SPI_CONTROLLER_NICINTEL;
163
164 return 0;
165}
166
167int nicintel_spi_shutdown(void)
168{
169 uint32_t tmp;
170
171 tmp = pci_mmio_readl(nicintel_spibar + EECD);
172 tmp &= ~FLASH_WRITES_ENABLED;
173 tmp |= FLASH_WRITES_DISABLED;
174 pci_mmio_writel(tmp, nicintel_spibar + EECD);
175
176 physunmap(nicintel_spibar, 4096);
177 pci_cleanup(pacc);
178 release_io_perms();
179
180 return 0;
181}