blob: 3cae2536677d85e4225c104b4723bb811c72a113 [file] [log] [blame]
Andrew Morganc29c2e72010-06-07 22:37:54 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Andrew Morgan <ziltro@ziltro.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#if defined(__i386__) || defined(__x86_64__)
22
23#include <stdlib.h>
24#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000025#include "programmer.h"
Andrew Morganc29c2e72010-06-07 22:37:54 +000026
27#define PCI_VENDOR_ID_NATSEMI 0x100b
28
29#define BOOT_ROM_ADDR 0x50
30#define BOOT_ROM_DATA 0x54
31
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +000032const struct pcidev_status nics_natsemi[] = {
Andrew Morganc29c2e72010-06-07 22:37:54 +000033 {0x100b, 0x0020, NT, "National Semiconductor", "DP83815/DP83816"},
34 {0x100b, 0x0022, NT, "National Semiconductor", "DP83820"},
35 {},
36};
37
38int nicnatsemi_init(void)
39{
40 get_io_perms();
41
Carl-Daniel Hailfinger40446ee2011-03-07 01:08:09 +000042 io_base_addr = pcidev_init(PCI_BASE_ADDRESS_0, nics_natsemi);
Andrew Morganc29c2e72010-06-07 22:37:54 +000043
44 buses_supported = CHIP_BUSTYPE_PARALLEL;
45
Andrew Morgan74a828a2010-07-21 15:12:07 +000046 /* The datasheet shows address lines MA0-MA16 in one place and MA0-MA15
47 * in another. My NIC has MA16 connected to A16 on the boot ROM socket
48 * so I'm assuming it is accessible. If not then next line wants to be
49 * max_rom_decode.parallel = 65536; and the mask in the read/write
50 * functions below wants to be 0x0000FFFF.
51 */
52 max_rom_decode.parallel = 131072;
53
Andrew Morganc29c2e72010-06-07 22:37:54 +000054 return 0;
55}
56
57int nicnatsemi_shutdown(void)
58{
Andrew Morganc29c2e72010-06-07 22:37:54 +000059 pci_cleanup(pacc);
60 release_io_perms();
61 return 0;
62}
63
64void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr)
65{
Andrew Morgan74a828a2010-07-21 15:12:07 +000066 OUTL((uint32_t)addr & 0x0001FFFF, io_base_addr + BOOT_ROM_ADDR);
Andrew Morganc29c2e72010-06-07 22:37:54 +000067 /*
68 * The datasheet requires 32 bit accesses to this register, but it seems
69 * that requirement might only apply if the register is memory mapped.
David Borg243ec632010-08-08 17:04:21 +000070 * Bits 8-31 of this register are apparently don't care, and if this
71 * register is I/O port mapped, 8 bit accesses to the lowest byte of the
Andrew Morganc29c2e72010-06-07 22:37:54 +000072 * register seem to work fine. Due to that, we ignore the advice in the
73 * data sheet.
74 */
75 OUTB(val, io_base_addr + BOOT_ROM_DATA);
76}
77
78uint8_t nicnatsemi_chip_readb(const chipaddr addr)
79{
Andrew Morgan74a828a2010-07-21 15:12:07 +000080 OUTL(((uint32_t)addr & 0x0001FFFF), io_base_addr + BOOT_ROM_ADDR);
Andrew Morganc29c2e72010-06-07 22:37:54 +000081 /*
82 * The datasheet requires 32 bit accesses to this register, but it seems
83 * that requirement might only apply if the register is memory mapped.
David Borg243ec632010-08-08 17:04:21 +000084 * Bits 8-31 of this register are apparently don't care, and if this
85 * register is I/O port mapped, 8 bit accesses to the lowest byte of the
Andrew Morganc29c2e72010-06-07 22:37:54 +000086 * register seem to work fine. Due to that, we ignore the advice in the
87 * data sheet.
88 */
89 return INB(io_base_addr + BOOT_ROM_DATA);
90}
91
92#else
93#error PCI port I/O access is not supported on this architecture yet.
94#endif