| /* |
| * This file is part of the flashrom project. |
| * |
| * Copyright (C) 2007 Carl-Daniel Hailfinger |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of the GNU General Public License as published by |
| * the Free Software Foundation; version 2 of the License. |
| * |
| * This program is distributed in the hope that it will be useful, |
| * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| * GNU General Public License for more details. |
| * |
| * You should have received a copy of the GNU General Public License |
| * along with this program; if not, write to the Free Software |
| * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| */ |
| |
| /* |
| * Contains the generic SPI framework |
| */ |
| |
| #include <stdio.h> |
| #include <pci/pci.h> |
| #include <stdint.h> |
| #include <string.h> |
| #include "flash.h" |
| |
| #define ITE_SUPERIO_PORT1 0x2e |
| #define ITE_SUPERIO_PORT2 0x4e |
| |
| /* Read Electronic ID */ |
| #define JEDEC_RDID {0x9f} |
| #define JEDEC_RDID_OUTSIZE 0x01 |
| #define JEDEC_RDID_INSIZE 0x03 |
| |
| /* Write Enable */ |
| #define JEDEC_WREN {0x06} |
| #define JEDEC_WREN_OUTSIZE 0x01 |
| #define JEDEC_WREN_INSIZE 0x00 |
| |
| /* Write Disable */ |
| #define JEDEC_WRDI {0x04} |
| #define JEDEC_WRDI_OUTSIZE 0x01 |
| #define JEDEC_WRDI_INSIZE 0x00 |
| |
| /* Chip Erase 0x60 is supported by Macronix/SST chips. */ |
| #define JEDEC_CE_60 {0x60}; |
| #define JEDEC_CE_60_OUTSIZE 0x01 |
| #define JEDEC_CE_60_INSIZE 0x00 |
| |
| /* Chip Erase 0xc7 is supported by ST/EON/Macronix chips. */ |
| #define JEDEC_CE_C7 {0xc7}; |
| #define JEDEC_CE_C7_OUTSIZE 0x01 |
| #define JEDEC_CE_C7_INSIZE 0x00 |
| |
| /* Block Erase 0x52 is supported by SST chips. */ |
| #define JEDEC_BE_52 {0x52}; |
| #define JEDEC_BE_52_OUTSIZE 0x04 |
| #define JEDEC_BE_52_INSIZE 0x00 |
| |
| /* Block Erase 0xd8 is supported by EON/Macronix chips. */ |
| #define JEDEC_BE_D8 {0xd8}; |
| #define JEDEC_BE_D8_OUTSIZE 0x04 |
| #define JEDEC_BE_D8_INSIZE 0x00 |
| |
| /* Sector Erase 0x20 is supported by Macronix/SST chips. */ |
| #define JEDEC_SE {0x20}; |
| #define JEDEC_SE_OUTSIZE 0x04 |
| #define JEDEC_SE_INSIZE 0x00 |
| |
| /* Read Status Register */ |
| #define JEDEC_RDSR {0x05}; |
| #define JEDEC_RDSR_OUTSIZE 0x01 |
| #define JEDEC_RDSR_INSIZE 0x01 |
| #define JEDEC_RDSR_BIT_WIP (0x01 << 0) |
| |
| uint16_t it8716f_flashport = 0; |
| |
| void generic_spi_prettyprint_status_register(struct flashchip *flash); |
| |
| /* Generic Super I/O helper functions */ |
| uint8_t regval(uint16_t port, uint8_t reg) |
| { |
| outb(reg, port); |
| return inb(port + 1); |
| } |
| |
| void regwrite(uint16_t port, uint8_t reg, uint8_t val) |
| { |
| outb(reg, port); |
| outb(val, port + 1); |
| } |
| |
| /* Helper functions for most recent ITE IT87xx Super I/O chips */ |
| #define CHIP_ID_BYTE1_REG 0x20 |
| #define CHIP_ID_BYTE2_REG 0x21 |
| static void enter_conf_mode_ite(uint16_t port) |
| { |
| outb(0x87, port); |
| outb(0x01, port); |
| outb(0x55, port); |
| if (port == ITE_SUPERIO_PORT1) |
| outb(0x55, port); |
| else |
| outb(0xaa, port); |
| } |
| |
| static void exit_conf_mode_ite(uint16_t port) |
| { |
| regwrite(port, 0x02, 0x02); |
| } |
| |
| static uint16_t find_ite_spi_flash_port(uint16_t port) |
| { |
| uint8_t tmp = 0; |
| uint16_t id, flashport = 0; |
| |
| enter_conf_mode_ite(port); |
| |
| id = regval(port, CHIP_ID_BYTE1_REG) << 8; |
| id |= regval(port, CHIP_ID_BYTE2_REG); |
| |
| /* TODO: Handle more IT87xx if they support flash translation */ |
| if (id == 0x8716) { |
| /* NOLDN, reg 0x24, mask out lowest bit (suspend) */ |
| tmp = regval(port, 0x24) & 0xFE; |
| printf("Serial flash segment 0x%08x-0x%08x %sabled\n", |
| 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis"); |
| printf("Serial flash segment 0x%08x-0x%08x %sabled\n", |
| 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis"); |
| printf("Serial flash segment 0x%08x-0x%08x %sabled\n", |
| 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis"); |
| printf("Serial flash segment 0x%08x-0x%08x %sabled\n", |
| 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis"); |
| printf("LPC write to serial flash %sabled\n", |
| (tmp & 1 << 4) ? "en" : "dis"); |
| printf("serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29); |
| /* LDN 0x7, reg 0x64/0x65 */ |
| regwrite(port, 0x07, 0x7); |
| flashport = regval(port, 0x64) << 8; |
| flashport |= regval(port, 0x65); |
| } |
| exit_conf_mode_ite(port); |
| return flashport; |
| } |
| |
| int it87xx_probe_spi_flash(const char *name) |
| { |
| it8716f_flashport = find_ite_spi_flash_port(ITE_SUPERIO_PORT1); |
| if (!it8716f_flashport) |
| it8716f_flashport = find_ite_spi_flash_port(ITE_SUPERIO_PORT2); |
| return (!it8716f_flashport); |
| } |
| |
| /* The IT8716F only supports commands with length 1,2,4,5 bytes including |
| command byte and can not read more than 3 bytes from the device. |
| This function expects writearr[0] to be the first byte sent to the device, |
| whereas the IT8716F splits commands internally into address and non-address |
| commands with the address in inverse wire order. That's why the register |
| ordering in case 4 and 5 may seem strange. */ |
| static int it8716f_spi_command(uint16_t port, unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr) |
| { |
| uint8_t busy, writeenc; |
| int i; |
| |
| do { |
| busy = inb(port) & 0x80; |
| } while (busy); |
| if (readcnt > 3) { |
| printf("%s called with unsupported readcnt %i.\n", |
| __FUNCTION__, readcnt); |
| return 1; |
| } |
| switch (writecnt) { |
| case 1: |
| outb(writearr[0], port + 1); |
| writeenc = 0x0; |
| break; |
| case 2: |
| outb(writearr[0], port + 1); |
| outb(writearr[1], port + 7); |
| writeenc = 0x1; |
| break; |
| case 4: |
| outb(writearr[0], port + 1); |
| outb(writearr[1], port + 4); |
| outb(writearr[2], port + 3); |
| outb(writearr[3], port + 2); |
| writeenc = 0x2; |
| break; |
| case 5: |
| outb(writearr[0], port + 1); |
| outb(writearr[1], port + 4); |
| outb(writearr[2], port + 3); |
| outb(writearr[3], port + 2); |
| outb(writearr[4], port + 7); |
| writeenc = 0x3; |
| break; |
| default: |
| printf("%s called with unsupported writecnt %i.\n", |
| __FUNCTION__, writecnt); |
| return 1; |
| } |
| /* Start IO, 33MHz, readcnt input bytes, writecnt output bytes. Note: |
| * We can't use writecnt directly, but have to use a strange encoding. |
| */ |
| outb((0x5 << 4) | ((readcnt & 0x3) << 2) | (writeenc), port); |
| do { |
| busy = inb(port) & 0x80; |
| } while (busy); |
| |
| for (i = 0; i < readcnt; i++) { |
| readarr[i] = inb(port + 5 + i); |
| } |
| |
| return 0; |
| } |
| |
| int generic_spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr) |
| { |
| if (it8716f_flashport) |
| return it8716f_spi_command(it8716f_flashport, writecnt, readcnt, writearr, readarr); |
| printf_debug("%s called, but no SPI chipset detected\n", __FUNCTION__); |
| return 1; |
| } |
| |
| static int generic_spi_rdid(unsigned char *readarr) |
| { |
| const unsigned char cmd[] = JEDEC_RDID; |
| |
| if (generic_spi_command(JEDEC_RDID_OUTSIZE, JEDEC_RDID_INSIZE, cmd, readarr)) |
| return 1; |
| printf_debug("RDID returned %02x %02x %02x.\n", readarr[0], readarr[1], readarr[2]); |
| return 0; |
| } |
| |
| void generic_spi_write_enable() |
| { |
| const unsigned char cmd[] = JEDEC_WREN; |
| |
| /* Send WREN (Write Enable) */ |
| generic_spi_command(JEDEC_WREN_OUTSIZE, JEDEC_WREN_INSIZE, cmd, NULL); |
| |
| } |
| |
| void generic_spi_write_disable() |
| { |
| const unsigned char cmd[] = JEDEC_WRDI; |
| |
| /* Send WRDI (Write Disable) */ |
| generic_spi_command(JEDEC_WRDI_OUTSIZE, JEDEC_WRDI_INSIZE, cmd, NULL); |
| } |
| |
| int probe_spi(struct flashchip *flash) |
| { |
| unsigned char readarr[3]; |
| uint8_t manuf_id; |
| uint16_t model_id; |
| if (!generic_spi_rdid(readarr)) { |
| manuf_id = readarr[0]; |
| model_id = (readarr[1] << 8) | readarr[2]; |
| printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, manuf_id, model_id); |
| if (manuf_id == flash->manufacture_id && |
| model_id == flash->model_id) { |
| /* Print the status register to tell the |
| * user about possible write protection. |
| */ |
| generic_spi_prettyprint_status_register(flash); |
| |
| return 1; |
| } |
| /* Test if this is a pure vendor match. */ |
| if (manuf_id == flash->manufacture_id && |
| GENERIC_DEVICE_ID == flash->model_id) |
| return 1; |
| } |
| |
| return 0; |
| } |
| |
| uint8_t generic_spi_read_status_register() |
| { |
| const unsigned char cmd[] = JEDEC_RDSR; |
| unsigned char readarr[1]; |
| |
| /* Read Status Register */ |
| generic_spi_command(JEDEC_RDSR_OUTSIZE, JEDEC_RDSR_INSIZE, cmd, readarr); |
| return readarr[0]; |
| } |
| |
| /* Prettyprint the status register. Works for |
| * ST M25P series |
| * MX MX25L series |
| */ |
| void generic_spi_prettyprint_status_register_st_m25p(uint8_t status) |
| { |
| printf_debug("Chip status register: Status Register Write Disable " |
| "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not "); |
| printf_debug("Chip status register: Bit 6 is " |
| "%sset\n", (status & (1 << 6)) ? "" : "not "); |
| printf_debug("Chip status register: Bit 5 is " |
| "%sset\n", (status & (1 << 5)) ? "" : "not "); |
| printf_debug("Chip status register: Block Protect 2 (BP2) is " |
| "%sset\n", (status & (1 << 4)) ? "" : "not "); |
| printf_debug("Chip status register: Block Protect 1 (BP1) is " |
| "%sset\n", (status & (1 << 3)) ? "" : "not "); |
| printf_debug("Chip status register: Block Protect 0 (BP0) is " |
| "%sset\n", (status & (1 << 2)) ? "" : "not "); |
| printf_debug("Chip status register: Write Enable Latch (WEL) is " |
| "%sset\n", (status & (1 << 1)) ? "" : "not "); |
| printf_debug("Chip status register: Write In Progress (WIP) is " |
| "%sset\n", (status & (1 << 0)) ? "" : "not "); |
| } |
| |
| void generic_spi_prettyprint_status_register(struct flashchip *flash) |
| { |
| uint8_t status; |
| |
| status = generic_spi_read_status_register(); |
| printf_debug("Chip status register is %02x\n", status); |
| switch (flash->manufacture_id) { |
| case ST_ID: |
| case MX_ID: |
| if ((flash->model_id & 0xff00) == 0x2000) |
| generic_spi_prettyprint_status_register_st_m25p(status); |
| break; |
| } |
| } |
| |
| int generic_spi_chip_erase_c7(struct flashchip *flash) |
| { |
| const unsigned char cmd[] = JEDEC_CE_C7; |
| |
| generic_spi_write_enable(); |
| /* Send CE (Chip Erase) */ |
| generic_spi_command(JEDEC_CE_C7_OUTSIZE, JEDEC_CE_C7_INSIZE, cmd, NULL); |
| /* Wait until the Write-In-Progress bit is cleared. |
| * This usually takes 1-85 s, so wait in 1 s steps. |
| */ |
| while (generic_spi_read_status_register() & JEDEC_RDSR_BIT_WIP) |
| sleep(1); |
| return 0; |
| } |
| |
| /* Block size is usually |
| * 64k for Macronix |
| * 32k for SST |
| * 4-32k non-uniform for EON |
| */ |
| int generic_spi_block_erase_d8(const struct flashchip *flash, unsigned long addr) |
| { |
| unsigned char cmd[JEDEC_BE_D8_OUTSIZE] = JEDEC_BE_D8; |
| |
| cmd[1] = (addr & 0x00ff0000) >> 16; |
| cmd[2] = (addr & 0x0000ff00) >> 8; |
| cmd[3] = (addr & 0x000000ff); |
| generic_spi_write_enable(); |
| /* Send BE (Block Erase) */ |
| generic_spi_command(JEDEC_BE_D8_OUTSIZE, JEDEC_BE_D8_INSIZE, cmd, NULL); |
| /* Wait until the Write-In-Progress bit is cleared. |
| * This usually takes 100-4000 ms, so wait in 100 ms steps. |
| */ |
| while (generic_spi_read_status_register() & JEDEC_RDSR_BIT_WIP) |
| usleep(100 * 1000); |
| return 0; |
| } |
| |
| /* Sector size is usually 4k, though Macronix eliteflash has 64k */ |
| int generic_spi_sector_erase(const struct flashchip *flash, unsigned long addr) |
| { |
| unsigned char cmd[JEDEC_SE_OUTSIZE] = JEDEC_SE; |
| cmd[1] = (addr & 0x00ff0000) >> 16; |
| cmd[2] = (addr & 0x0000ff00) >> 8; |
| cmd[3] = (addr & 0x000000ff); |
| |
| generic_spi_write_enable(); |
| /* Send SE (Sector Erase) */ |
| generic_spi_command(JEDEC_SE_OUTSIZE, JEDEC_SE_INSIZE, cmd, NULL); |
| /* Wait until the Write-In-Progress bit is cleared. |
| * This usually takes 15-800 ms, so wait in 10 ms steps. |
| */ |
| while (generic_spi_read_status_register() & JEDEC_RDSR_BIT_WIP) |
| usleep(10 * 1000); |
| return 0; |
| } |
| |
| /* Page size is usually 256 bytes */ |
| void it8716f_spi_page_program(int block, uint8_t *buf, uint8_t *bios) { |
| int i; |
| |
| generic_spi_write_enable(); |
| outb(0x06 , it8716f_flashport + 1); |
| outb((3 << 4), it8716f_flashport); |
| for (i = 0; i < 256; i++) { |
| bios[256 * block + i] = buf[256 * block + i]; |
| } |
| outb(0, it8716f_flashport); |
| /* Wait until the Write-In-Progress bit is cleared. |
| * This usually takes 1-10 ms, so wait in 1 ms steps. |
| */ |
| while (generic_spi_read_status_register() & JEDEC_RDSR_BIT_WIP) |
| usleep(1000); |
| } |
| |
| void generic_spi_page_program(int block, uint8_t *buf, uint8_t *bios) |
| { |
| if (it8716f_flashport) |
| it8716f_spi_page_program(block, buf, bios); |
| } |
| |
| int generic_spi_chip_write(struct flashchip *flash, uint8_t *buf) { |
| int total_size = 1024 * flash->total_size; |
| int i; |
| for (i = 0; i < total_size / 256; i++) { |
| generic_spi_page_program(i, buf, (uint8_t *)flash->virtual_memory); |
| } |
| return 0; |
| } |
| |