blob: 900df9c7339245f744bbb01fb4dc0c39d01d2878 [file] [log] [blame]
Sean Nelson14ba6682010-02-26 05:48:29 +00001/*
2 * This file is part of the flashrom project.
3 *
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00004 * Copyright (C) 2007, 2008, 2009, 2010 Carl-Daniel Hailfinger
Sean Nelson14ba6682010-02-26 05:48:29 +00005 * Copyright (C) 2008 coresystems GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21/*
22 * Contains the common SPI chip driver functions
23 */
24
25#include <string.h>
26#include "flash.h"
27#include "flashchips.h"
28#include "chipdrivers.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029#include "programmer.h"
Sean Nelson14ba6682010-02-26 05:48:29 +000030#include "spi.h"
31
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000032static int spi_rdid(struct flashctx *flash, unsigned char *readarr, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000033{
Mathias Krausea60faab2011-01-17 07:50:42 +000034 static const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
Sean Nelson14ba6682010-02-26 05:48:29 +000035 int ret;
36 int i;
37
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000038 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000039 if (ret)
40 return ret;
Sean Nelsoned479d22010-03-24 23:14:32 +000041 msg_cspew("RDID returned");
Sean Nelson14ba6682010-02-26 05:48:29 +000042 for (i = 0; i < bytes; i++)
Sean Nelsoned479d22010-03-24 23:14:32 +000043 msg_cspew(" 0x%02x", readarr[i]);
44 msg_cspew(". ");
Sean Nelson14ba6682010-02-26 05:48:29 +000045 return 0;
46}
47
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000048static int spi_rems(struct flashctx *flash, unsigned char *readarr)
Sean Nelson14ba6682010-02-26 05:48:29 +000049{
50 unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
51 uint32_t readaddr;
52 int ret;
53
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000054 ret = spi_send_command(flash, sizeof(cmd), JEDEC_REMS_INSIZE, cmd,
55 readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000056 if (ret == SPI_INVALID_ADDRESS) {
57 /* Find the lowest even address allowed for reads. */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000058 readaddr = (spi_get_valid_read_addr(flash) + 1) & ~1;
Sean Nelson14ba6682010-02-26 05:48:29 +000059 cmd[1] = (readaddr >> 16) & 0xff,
60 cmd[2] = (readaddr >> 8) & 0xff,
61 cmd[3] = (readaddr >> 0) & 0xff,
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000062 ret = spi_send_command(flash, sizeof(cmd), JEDEC_REMS_INSIZE,
63 cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000064 }
65 if (ret)
66 return ret;
Cristian Măgherușan-Stanciu9932c7b2011-07-07 19:56:58 +000067 msg_cspew("REMS returned 0x%02x 0x%02x. ", readarr[0], readarr[1]);
Sean Nelson14ba6682010-02-26 05:48:29 +000068 return 0;
69}
70
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000071static int spi_res(struct flashctx *flash, unsigned char *readarr, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +000072{
73 unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
74 uint32_t readaddr;
75 int ret;
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +000076 int i;
Sean Nelson14ba6682010-02-26 05:48:29 +000077
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000078 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000079 if (ret == SPI_INVALID_ADDRESS) {
80 /* Find the lowest even address allowed for reads. */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000081 readaddr = (spi_get_valid_read_addr(flash) + 1) & ~1;
Sean Nelson14ba6682010-02-26 05:48:29 +000082 cmd[1] = (readaddr >> 16) & 0xff,
83 cmd[2] = (readaddr >> 8) & 0xff,
84 cmd[3] = (readaddr >> 0) & 0xff,
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000085 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +000086 }
87 if (ret)
88 return ret;
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +000089 msg_cspew("RES returned");
90 for (i = 0; i < bytes; i++)
91 msg_cspew(" 0x%02x", readarr[i]);
92 msg_cspew(". ");
Sean Nelson14ba6682010-02-26 05:48:29 +000093 return 0;
94}
95
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +000096int spi_write_enable(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +000097{
Mathias Krausea60faab2011-01-17 07:50:42 +000098 static const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
Sean Nelson14ba6682010-02-26 05:48:29 +000099 int result;
100
101 /* Send WREN (Write Enable) */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000102 result = spi_send_command(flash, sizeof(cmd), 0, cmd, NULL);
Sean Nelson14ba6682010-02-26 05:48:29 +0000103
104 if (result)
Sean Nelsoned479d22010-03-24 23:14:32 +0000105 msg_cerr("%s failed\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +0000106
107 return result;
108}
109
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000110int spi_write_disable(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000111{
Mathias Krausea60faab2011-01-17 07:50:42 +0000112 static const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
Sean Nelson14ba6682010-02-26 05:48:29 +0000113
114 /* Send WRDI (Write Disable) */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000115 return spi_send_command(flash, sizeof(cmd), 0, cmd, NULL);
Sean Nelson14ba6682010-02-26 05:48:29 +0000116}
117
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000118static int probe_spi_rdid_generic(struct flashctx *flash, int bytes)
Sean Nelson14ba6682010-02-26 05:48:29 +0000119{
120 unsigned char readarr[4];
121 uint32_t id1;
122 uint32_t id2;
123
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000124 if (spi_rdid(flash, readarr, bytes)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000125 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000126 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000127
128 if (!oddparity(readarr[0]))
Sean Nelsoned479d22010-03-24 23:14:32 +0000129 msg_cdbg("RDID byte 0 parity violation. ");
Sean Nelson14ba6682010-02-26 05:48:29 +0000130
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000131 /* Check if this is a continuation vendor ID.
132 * FIXME: Handle continuation device IDs.
133 */
Sean Nelson14ba6682010-02-26 05:48:29 +0000134 if (readarr[0] == 0x7f) {
135 if (!oddparity(readarr[1]))
Sean Nelsoned479d22010-03-24 23:14:32 +0000136 msg_cdbg("RDID byte 1 parity violation. ");
Sean Nelson14ba6682010-02-26 05:48:29 +0000137 id1 = (readarr[0] << 8) | readarr[1];
138 id2 = readarr[2];
139 if (bytes > 3) {
140 id2 <<= 8;
141 id2 |= readarr[3];
142 }
143 } else {
144 id1 = readarr[0];
145 id2 = (readarr[1] << 8) | readarr[2];
146 }
147
Sean Nelsoned479d22010-03-24 23:14:32 +0000148 msg_cdbg("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
Sean Nelson14ba6682010-02-26 05:48:29 +0000149
150 if (id1 == flash->manufacture_id && id2 == flash->model_id) {
151 /* Print the status register to tell the
152 * user about possible write protection.
153 */
154 spi_prettyprint_status_register(flash);
155
156 return 1;
157 }
158
159 /* Test if this is a pure vendor match. */
160 if (id1 == flash->manufacture_id &&
161 GENERIC_DEVICE_ID == flash->model_id)
162 return 1;
163
164 /* Test if there is any vendor ID. */
165 if (GENERIC_MANUF_ID == flash->manufacture_id &&
166 id1 != 0xff)
167 return 1;
168
169 return 0;
170}
171
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000172int probe_spi_rdid(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000173{
174 return probe_spi_rdid_generic(flash, 3);
175}
176
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000177int probe_spi_rdid4(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000178{
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000179 /* Some SPI controllers do not support commands with writecnt=1 and
180 * readcnt=4.
181 */
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000182 switch (flash->pgm->spi.type) {
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000183#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000184#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000185 case SPI_CONTROLLER_IT87XX:
Sean Nelson14ba6682010-02-26 05:48:29 +0000186 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000187 msg_cinfo("4 byte RDID not supported on this SPI controller\n");
188 return 0;
189 break;
Sean Nelson14ba6682010-02-26 05:48:29 +0000190#endif
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +0000191#endif
Sean Nelson14ba6682010-02-26 05:48:29 +0000192 default:
Carl-Daniel Hailfinger8ae500e2010-06-20 10:39:33 +0000193 return probe_spi_rdid_generic(flash, 4);
Sean Nelson14ba6682010-02-26 05:48:29 +0000194 }
195
196 return 0;
197}
198
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000199int probe_spi_rems(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000200{
201 unsigned char readarr[JEDEC_REMS_INSIZE];
202 uint32_t id1, id2;
203
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000204 if (spi_rems(flash, readarr)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000205 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000206 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000207
208 id1 = readarr[0];
209 id2 = readarr[1];
210
Sean Nelsoned479d22010-03-24 23:14:32 +0000211 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
Sean Nelson14ba6682010-02-26 05:48:29 +0000212
213 if (id1 == flash->manufacture_id && id2 == flash->model_id) {
214 /* Print the status register to tell the
215 * user about possible write protection.
216 */
217 spi_prettyprint_status_register(flash);
218
219 return 1;
220 }
221
222 /* Test if this is a pure vendor match. */
223 if (id1 == flash->manufacture_id &&
224 GENERIC_DEVICE_ID == flash->model_id)
225 return 1;
226
227 /* Test if there is any vendor ID. */
228 if (GENERIC_MANUF_ID == flash->manufacture_id &&
229 id1 != 0xff)
230 return 1;
231
232 return 0;
233}
234
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000235int probe_spi_res1(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000236{
Mathias Krausea60faab2011-01-17 07:50:42 +0000237 static const unsigned char allff[] = {0xff, 0xff, 0xff};
238 static const unsigned char all00[] = {0x00, 0x00, 0x00};
Sean Nelson14ba6682010-02-26 05:48:29 +0000239 unsigned char readarr[3];
240 uint32_t id2;
Sean Nelson14ba6682010-02-26 05:48:29 +0000241
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000242 /* We only want one-byte RES if RDID and REMS are unusable. */
243
Sean Nelson14ba6682010-02-26 05:48:29 +0000244 /* Check if RDID is usable and does not return 0xff 0xff 0xff or
245 * 0x00 0x00 0x00. In that case, RES is pointless.
246 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000247 if (!spi_rdid(flash, readarr, 3) && memcmp(readarr, allff, 3) &&
Sean Nelson14ba6682010-02-26 05:48:29 +0000248 memcmp(readarr, all00, 3)) {
249 msg_cdbg("Ignoring RES in favour of RDID.\n");
250 return 0;
251 }
252 /* Check if REMS is usable and does not return 0xff 0xff or
253 * 0x00 0x00. In that case, RES is pointless.
254 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000255 if (!spi_rems(flash, readarr) &&
256 memcmp(readarr, allff, JEDEC_REMS_INSIZE) &&
Sean Nelson14ba6682010-02-26 05:48:29 +0000257 memcmp(readarr, all00, JEDEC_REMS_INSIZE)) {
258 msg_cdbg("Ignoring RES in favour of REMS.\n");
259 return 0;
260 }
261
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000262 if (spi_res(flash, readarr, 1)) {
Sean Nelson14ba6682010-02-26 05:48:29 +0000263 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000264 }
Sean Nelson14ba6682010-02-26 05:48:29 +0000265
Sean Nelson14ba6682010-02-26 05:48:29 +0000266 id2 = readarr[0];
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000267
Sean Nelsoned479d22010-03-24 23:14:32 +0000268 msg_cdbg("%s: id 0x%x\n", __func__, id2);
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000269
Stefan Taunerdb45ab52011-05-28 22:59:05 +0000270 if (id2 != flash->model_id)
Sean Nelson14ba6682010-02-26 05:48:29 +0000271 return 0;
272
273 /* Print the status register to tell the
274 * user about possible write protection.
275 */
276 spi_prettyprint_status_register(flash);
277 return 1;
278}
279
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000280int probe_spi_res2(struct flashctx *flash)
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000281{
282 unsigned char readarr[2];
283 uint32_t id1, id2;
284
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000285 if (spi_res(flash, readarr, 2)) {
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000286 return 0;
Stefan Tauner355cbfd2011-05-28 02:37:14 +0000287 }
Carl-Daniel Hailfingerdc1cda12010-05-28 17:07:57 +0000288
289 id1 = readarr[0];
290 id2 = readarr[1];
291
292 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
293
294 if (id1 != flash->manufacture_id || id2 != flash->model_id)
295 return 0;
296
297 /* Print the status register to tell the
298 * user about possible write protection.
299 */
300 spi_prettyprint_status_register(flash);
301 return 1;
302}
303
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000304uint8_t spi_read_status_register(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000305{
Mathias Krausea60faab2011-01-17 07:50:42 +0000306 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
Sean Nelson14ba6682010-02-26 05:48:29 +0000307 /* FIXME: No workarounds for driver/hardware bugs in generic code. */
308 unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
309 int ret;
310
311 /* Read Status Register */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000312 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd,
313 readarr);
Sean Nelson14ba6682010-02-26 05:48:29 +0000314 if (ret)
Sean Nelsoned479d22010-03-24 23:14:32 +0000315 msg_cerr("RDSR failed!\n");
Sean Nelson14ba6682010-02-26 05:48:29 +0000316
317 return readarr[0];
318}
319
320/* Prettyprint the status register. Common definitions. */
Carl-Daniel Hailfinger7a3bd8f2011-05-19 00:06:06 +0000321void spi_prettyprint_status_register_welwip(uint8_t status)
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000322{
323 msg_cdbg("Chip status register: Write Enable Latch (WEL) is "
324 "%sset\n", (status & (1 << 1)) ? "" : "not ");
325 msg_cdbg("Chip status register: Write In Progress (WIP/BUSY) is "
326 "%sset\n", (status & (1 << 0)) ? "" : "not ");
327}
328
329/* Prettyprint the status register. Common definitions. */
Stefan Tauner1ba08f62012-08-02 23:51:28 +0000330void spi_prettyprint_status_register_bp(uint8_t status, int bp)
Carl-Daniel Hailfinger7a3bd8f2011-05-19 00:06:06 +0000331{
332 switch (bp) {
333 /* Fall through. */
Stefan Tauner1ba08f62012-08-02 23:51:28 +0000334 case 4:
335 msg_cdbg("Chip status register: Block Protect 4 (BP4) "
336 "is %sset\n", (status & (1 << 5)) ? "" : "not ");
Carl-Daniel Hailfinger7a3bd8f2011-05-19 00:06:06 +0000337 case 3:
Stefan Tauner1ba08f62012-08-02 23:51:28 +0000338 msg_cdbg("Chip status register: Block Protect 3 (BP3) "
Carl-Daniel Hailfinger7a3bd8f2011-05-19 00:06:06 +0000339 "is %sset\n", (status & (1 << 5)) ? "" : "not ");
340 case 2:
Stefan Tauner1ba08f62012-08-02 23:51:28 +0000341 msg_cdbg("Chip status register: Block Protect 2 (BP2) "
Carl-Daniel Hailfinger7a3bd8f2011-05-19 00:06:06 +0000342 "is %sset\n", (status & (1 << 4)) ? "" : "not ");
343 case 1:
Stefan Tauner1ba08f62012-08-02 23:51:28 +0000344 msg_cdbg("Chip status register: Block Protect 1 (BP1) "
Carl-Daniel Hailfinger7a3bd8f2011-05-19 00:06:06 +0000345 "is %sset\n", (status & (1 << 3)) ? "" : "not ");
346 case 0:
Stefan Tauner1ba08f62012-08-02 23:51:28 +0000347 msg_cdbg("Chip status register: Block Protect 0 (BP0) "
Carl-Daniel Hailfinger7a3bd8f2011-05-19 00:06:06 +0000348 "is %sset\n", (status & (1 << 2)) ? "" : "not ");
349 }
350}
351
352/* Prettyprint the status register. Unnamed bits. */
353void spi_prettyprint_status_register_bit(uint8_t status, int bit)
354{
355 msg_cdbg("Chip status register: Bit %i "
356 "is %sset\n", bit, (status & (1 << bit)) ? "" : "not ");
357}
358
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000359static void spi_prettyprint_status_register_common(uint8_t status)
Sean Nelson14ba6682010-02-26 05:48:29 +0000360{
Stefan Tauner1ba08f62012-08-02 23:51:28 +0000361 spi_prettyprint_status_register_bp(status, 3);
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000362 spi_prettyprint_status_register_welwip(status);
Sean Nelson14ba6682010-02-26 05:48:29 +0000363}
364
365/* Prettyprint the status register. Works for
366 * ST M25P series
367 * MX MX25L series
368 */
369void spi_prettyprint_status_register_st_m25p(uint8_t status)
370{
Sean Nelsoned479d22010-03-24 23:14:32 +0000371 msg_cdbg("Chip status register: Status Register Write Disable "
Sean Nelson14ba6682010-02-26 05:48:29 +0000372 "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
Sean Nelsoned479d22010-03-24 23:14:32 +0000373 msg_cdbg("Chip status register: Bit 6 is "
Sean Nelson14ba6682010-02-26 05:48:29 +0000374 "%sset\n", (status & (1 << 6)) ? "" : "not ");
375 spi_prettyprint_status_register_common(status);
376}
377
378void spi_prettyprint_status_register_sst25(uint8_t status)
379{
Sean Nelsoned479d22010-03-24 23:14:32 +0000380 msg_cdbg("Chip status register: Block Protect Write Disable "
Sean Nelson14ba6682010-02-26 05:48:29 +0000381 "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
Sean Nelsoned479d22010-03-24 23:14:32 +0000382 msg_cdbg("Chip status register: Auto Address Increment Programming "
Sean Nelson14ba6682010-02-26 05:48:29 +0000383 "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
384 spi_prettyprint_status_register_common(status);
385}
386
387/* Prettyprint the status register. Works for
388 * SST 25VF016
389 */
390void spi_prettyprint_status_register_sst25vf016(uint8_t status)
391{
Mathias Krausea60faab2011-01-17 07:50:42 +0000392 static const char *const bpt[] = {
Sean Nelson14ba6682010-02-26 05:48:29 +0000393 "none",
394 "1F0000H-1FFFFFH",
395 "1E0000H-1FFFFFH",
396 "1C0000H-1FFFFFH",
397 "180000H-1FFFFFH",
398 "100000H-1FFFFFH",
399 "all", "all"
400 };
401 spi_prettyprint_status_register_sst25(status);
Sean Nelsoned479d22010-03-24 23:14:32 +0000402 msg_cdbg("Resulting block protection : %s\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000403 bpt[(status & 0x1c) >> 2]);
404}
405
406void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
407{
Mathias Krausea60faab2011-01-17 07:50:42 +0000408 static const char *const bpt[] = {
Sean Nelson14ba6682010-02-26 05:48:29 +0000409 "none",
410 "0x70000-0x7ffff",
411 "0x60000-0x7ffff",
412 "0x40000-0x7ffff",
413 "all blocks", "all blocks", "all blocks", "all blocks"
414 };
415 spi_prettyprint_status_register_sst25(status);
Sean Nelsoned479d22010-03-24 23:14:32 +0000416 msg_cdbg("Resulting block protection : %s\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000417 bpt[(status & 0x1c) >> 2]);
418}
419
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000420int spi_prettyprint_status_register(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000421{
422 uint8_t status;
423
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000424 status = spi_read_status_register(flash);
Sean Nelsoned479d22010-03-24 23:14:32 +0000425 msg_cdbg("Chip status register is %02x\n", status);
Sean Nelson14ba6682010-02-26 05:48:29 +0000426 switch (flash->manufacture_id) {
427 case ST_ID:
428 if (((flash->model_id & 0xff00) == 0x2000) ||
429 ((flash->model_id & 0xff00) == 0x2500))
430 spi_prettyprint_status_register_st_m25p(status);
431 break;
Mattias Mattsson6eabe282010-09-15 23:31:03 +0000432 case MACRONIX_ID:
Sean Nelson14ba6682010-02-26 05:48:29 +0000433 if ((flash->model_id & 0xff00) == 0x2000)
434 spi_prettyprint_status_register_st_m25p(status);
435 break;
436 case SST_ID:
437 switch (flash->model_id) {
438 case 0x2541:
439 spi_prettyprint_status_register_sst25vf016(status);
440 break;
441 case 0x8d:
442 case 0x258d:
443 spi_prettyprint_status_register_sst25vf040b(status);
444 break;
445 default:
446 spi_prettyprint_status_register_sst25(status);
447 break;
448 }
449 break;
450 }
Carl-Daniel Hailfinger7a3bd8f2011-05-19 00:06:06 +0000451 return 0;
Sean Nelson14ba6682010-02-26 05:48:29 +0000452}
453
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000454int spi_chip_erase_60(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000455{
456 int result;
457 struct spi_command cmds[] = {
458 {
459 .writecnt = JEDEC_WREN_OUTSIZE,
460 .writearr = (const unsigned char[]){ JEDEC_WREN },
461 .readcnt = 0,
462 .readarr = NULL,
463 }, {
464 .writecnt = JEDEC_CE_60_OUTSIZE,
465 .writearr = (const unsigned char[]){ JEDEC_CE_60 },
466 .readcnt = 0,
467 .readarr = NULL,
468 }, {
469 .writecnt = 0,
470 .writearr = NULL,
471 .readcnt = 0,
472 .readarr = NULL,
473 }};
474
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000475 result = spi_send_multicommand(flash, cmds);
Sean Nelson14ba6682010-02-26 05:48:29 +0000476 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000477 msg_cerr("%s failed during command execution\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000478 __func__);
479 return result;
480 }
481 /* Wait until the Write-In-Progress bit is cleared.
482 * This usually takes 1-85 s, so wait in 1 s steps.
483 */
484 /* FIXME: We assume spi_read_status_register will never fail. */
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000485 while (spi_read_status_register(flash) & SPI_SR_WIP)
Sean Nelson14ba6682010-02-26 05:48:29 +0000486 programmer_delay(1000 * 1000);
Carl-Daniel Hailfingerb4061f62011-06-26 17:04:16 +0000487 /* FIXME: Check the status register for errors. */
Sean Nelson14ba6682010-02-26 05:48:29 +0000488 return 0;
489}
490
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000491int spi_chip_erase_c7(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000492{
493 int result;
494 struct spi_command cmds[] = {
495 {
496 .writecnt = JEDEC_WREN_OUTSIZE,
497 .writearr = (const unsigned char[]){ JEDEC_WREN },
498 .readcnt = 0,
499 .readarr = NULL,
500 }, {
501 .writecnt = JEDEC_CE_C7_OUTSIZE,
502 .writearr = (const unsigned char[]){ JEDEC_CE_C7 },
503 .readcnt = 0,
504 .readarr = NULL,
505 }, {
506 .writecnt = 0,
507 .writearr = NULL,
508 .readcnt = 0,
509 .readarr = NULL,
510 }};
511
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000512 result = spi_send_multicommand(flash, cmds);
Sean Nelson14ba6682010-02-26 05:48:29 +0000513 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000514 msg_cerr("%s failed during command execution\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +0000515 return result;
516 }
517 /* Wait until the Write-In-Progress bit is cleared.
518 * This usually takes 1-85 s, so wait in 1 s steps.
519 */
520 /* FIXME: We assume spi_read_status_register will never fail. */
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000521 while (spi_read_status_register(flash) & SPI_SR_WIP)
Sean Nelson14ba6682010-02-26 05:48:29 +0000522 programmer_delay(1000 * 1000);
Carl-Daniel Hailfingerb4061f62011-06-26 17:04:16 +0000523 /* FIXME: Check the status register for errors. */
Sean Nelson14ba6682010-02-26 05:48:29 +0000524 return 0;
525}
526
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000527int spi_block_erase_52(struct flashctx *flash, unsigned int addr,
528 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000529{
530 int result;
531 struct spi_command cmds[] = {
532 {
533 .writecnt = JEDEC_WREN_OUTSIZE,
534 .writearr = (const unsigned char[]){ JEDEC_WREN },
535 .readcnt = 0,
536 .readarr = NULL,
537 }, {
538 .writecnt = JEDEC_BE_52_OUTSIZE,
539 .writearr = (const unsigned char[]){
540 JEDEC_BE_52,
541 (addr >> 16) & 0xff,
542 (addr >> 8) & 0xff,
543 (addr & 0xff)
544 },
545 .readcnt = 0,
546 .readarr = NULL,
547 }, {
548 .writecnt = 0,
549 .writearr = NULL,
550 .readcnt = 0,
551 .readarr = NULL,
552 }};
553
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000554 result = spi_send_multicommand(flash, cmds);
Sean Nelson14ba6682010-02-26 05:48:29 +0000555 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000556 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000557 __func__, addr);
558 return result;
559 }
560 /* Wait until the Write-In-Progress bit is cleared.
561 * This usually takes 100-4000 ms, so wait in 100 ms steps.
562 */
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000563 while (spi_read_status_register(flash) & SPI_SR_WIP)
Sean Nelson14ba6682010-02-26 05:48:29 +0000564 programmer_delay(100 * 1000);
Carl-Daniel Hailfingerb4061f62011-06-26 17:04:16 +0000565 /* FIXME: Check the status register for errors. */
Sean Nelson14ba6682010-02-26 05:48:29 +0000566 return 0;
567}
568
569/* Block size is usually
570 * 64k for Macronix
571 * 32k for SST
572 * 4-32k non-uniform for EON
573 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000574int spi_block_erase_d8(struct flashctx *flash, unsigned int addr,
575 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000576{
577 int result;
578 struct spi_command cmds[] = {
579 {
580 .writecnt = JEDEC_WREN_OUTSIZE,
581 .writearr = (const unsigned char[]){ JEDEC_WREN },
582 .readcnt = 0,
583 .readarr = NULL,
584 }, {
585 .writecnt = JEDEC_BE_D8_OUTSIZE,
586 .writearr = (const unsigned char[]){
587 JEDEC_BE_D8,
588 (addr >> 16) & 0xff,
589 (addr >> 8) & 0xff,
590 (addr & 0xff)
591 },
592 .readcnt = 0,
593 .readarr = NULL,
594 }, {
595 .writecnt = 0,
596 .writearr = NULL,
597 .readcnt = 0,
598 .readarr = NULL,
599 }};
600
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000601 result = spi_send_multicommand(flash, cmds);
Sean Nelson14ba6682010-02-26 05:48:29 +0000602 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000603 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000604 __func__, addr);
605 return result;
606 }
607 /* Wait until the Write-In-Progress bit is cleared.
608 * This usually takes 100-4000 ms, so wait in 100 ms steps.
609 */
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000610 while (spi_read_status_register(flash) & SPI_SR_WIP)
Sean Nelson14ba6682010-02-26 05:48:29 +0000611 programmer_delay(100 * 1000);
Carl-Daniel Hailfingerb4061f62011-06-26 17:04:16 +0000612 /* FIXME: Check the status register for errors. */
Sean Nelson14ba6682010-02-26 05:48:29 +0000613 return 0;
614}
615
616/* Block size is usually
617 * 4k for PMC
618 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000619int spi_block_erase_d7(struct flashctx *flash, unsigned int addr,
620 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000621{
622 int result;
623 struct spi_command cmds[] = {
624 {
625 .writecnt = JEDEC_WREN_OUTSIZE,
626 .writearr = (const unsigned char[]){ JEDEC_WREN },
627 .readcnt = 0,
628 .readarr = NULL,
629 }, {
630 .writecnt = JEDEC_BE_D7_OUTSIZE,
631 .writearr = (const unsigned char[]){
632 JEDEC_BE_D7,
633 (addr >> 16) & 0xff,
634 (addr >> 8) & 0xff,
635 (addr & 0xff)
636 },
637 .readcnt = 0,
638 .readarr = NULL,
639 }, {
640 .writecnt = 0,
641 .writearr = NULL,
642 .readcnt = 0,
643 .readarr = NULL,
644 }};
645
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000646 result = spi_send_multicommand(flash, cmds);
Sean Nelson14ba6682010-02-26 05:48:29 +0000647 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000648 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000649 __func__, addr);
650 return result;
651 }
652 /* Wait until the Write-In-Progress bit is cleared.
653 * This usually takes 100-4000 ms, so wait in 100 ms steps.
654 */
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000655 while (spi_read_status_register(flash) & SPI_SR_WIP)
Sean Nelson14ba6682010-02-26 05:48:29 +0000656 programmer_delay(100 * 1000);
Carl-Daniel Hailfingerb4061f62011-06-26 17:04:16 +0000657 /* FIXME: Check the status register for errors. */
Sean Nelson14ba6682010-02-26 05:48:29 +0000658 return 0;
659}
660
Sean Nelson14ba6682010-02-26 05:48:29 +0000661/* Sector size is usually 4k, though Macronix eliteflash has 64k */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000662int spi_block_erase_20(struct flashctx *flash, unsigned int addr,
663 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000664{
665 int result;
666 struct spi_command cmds[] = {
667 {
668 .writecnt = JEDEC_WREN_OUTSIZE,
669 .writearr = (const unsigned char[]){ JEDEC_WREN },
670 .readcnt = 0,
671 .readarr = NULL,
672 }, {
673 .writecnt = JEDEC_SE_OUTSIZE,
674 .writearr = (const unsigned char[]){
675 JEDEC_SE,
676 (addr >> 16) & 0xff,
677 (addr >> 8) & 0xff,
678 (addr & 0xff)
679 },
680 .readcnt = 0,
681 .readarr = NULL,
682 }, {
683 .writecnt = 0,
684 .writearr = NULL,
685 .readcnt = 0,
686 .readarr = NULL,
687 }};
688
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000689 result = spi_send_multicommand(flash, cmds);
Sean Nelson14ba6682010-02-26 05:48:29 +0000690 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000691 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000692 __func__, addr);
693 return result;
694 }
695 /* Wait until the Write-In-Progress bit is cleared.
696 * This usually takes 15-800 ms, so wait in 10 ms steps.
697 */
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000698 while (spi_read_status_register(flash) & SPI_SR_WIP)
Sean Nelson14ba6682010-02-26 05:48:29 +0000699 programmer_delay(10 * 1000);
Carl-Daniel Hailfingerb4061f62011-06-26 17:04:16 +0000700 /* FIXME: Check the status register for errors. */
Sean Nelson14ba6682010-02-26 05:48:29 +0000701 return 0;
702}
703
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000704int spi_block_erase_60(struct flashctx *flash, unsigned int addr,
705 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000706{
707 if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000708 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000709 __func__);
710 return -1;
711 }
712 return spi_chip_erase_60(flash);
713}
714
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000715int spi_block_erase_c7(struct flashctx *flash, unsigned int addr,
716 unsigned int blocklen)
Sean Nelson14ba6682010-02-26 05:48:29 +0000717{
718 if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000719 msg_cerr("%s called with incorrect arguments\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000720 __func__);
721 return -1;
722 }
723 return spi_chip_erase_c7(flash);
724}
725
Stefan Taunerac1b4c82012-02-17 14:51:04 +0000726erasefunc_t *spi_get_erasefn_from_opcode(uint8_t opcode)
727{
728 switch(opcode){
729 case 0xff:
730 case 0x00:
731 /* Not specified, assuming "not supported". */
732 return NULL;
733 case 0x20:
734 return &spi_block_erase_20;
735 case 0x52:
736 return &spi_block_erase_52;
737 case 0x60:
738 return &spi_block_erase_60;
739 case 0xc7:
740 return &spi_block_erase_c7;
741 case 0xd7:
742 return &spi_block_erase_d7;
743 case 0xd8:
744 return &spi_block_erase_d8;
745 default:
746 msg_cinfo("%s: unknown erase opcode (0x%02x). Please report "
747 "this at flashrom@flashrom.org\n", __func__, opcode);
748 return NULL;
749 }
750}
751
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000752int spi_write_status_enable(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000753{
Mathias Krausea60faab2011-01-17 07:50:42 +0000754 static const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
Sean Nelson14ba6682010-02-26 05:48:29 +0000755 int result;
756
757 /* Send EWSR (Enable Write Status Register). */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000758 result = spi_send_command(flash, sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);
Sean Nelson14ba6682010-02-26 05:48:29 +0000759
760 if (result)
Sean Nelsoned479d22010-03-24 23:14:32 +0000761 msg_cerr("%s failed\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +0000762
763 return result;
764}
765
766/*
767 * This is according the SST25VF016 datasheet, who knows it is more
768 * generic that this...
769 */
Stefan Tauner96c2dfc2012-05-02 20:08:01 +0000770static int spi_write_status_register_flag(struct flashctx *flash, int status, const unsigned char enable_opcode)
Sean Nelson14ba6682010-02-26 05:48:29 +0000771{
772 int result;
Carl-Daniel Hailfinger174f55b2010-10-08 00:37:55 +0000773 int i = 0;
Stefan Tauner96c2dfc2012-05-02 20:08:01 +0000774 /*
775 * WRSR requires either EWSR or WREN depending on chip type.
776 * The code below relies on the fact hat EWSR and WREN have the same
777 * INSIZE and OUTSIZE.
Carl-Daniel Hailfinger174f55b2010-10-08 00:37:55 +0000778 */
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000779 struct spi_command cmds[] = {
780 {
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000781 .writecnt = JEDEC_WREN_OUTSIZE,
Stefan Tauner96c2dfc2012-05-02 20:08:01 +0000782 .writearr = (const unsigned char[]){ enable_opcode },
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000783 .readcnt = 0,
784 .readarr = NULL,
785 }, {
786 .writecnt = JEDEC_WRSR_OUTSIZE,
787 .writearr = (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
788 .readcnt = 0,
789 .readarr = NULL,
790 }, {
791 .writecnt = 0,
792 .writearr = NULL,
793 .readcnt = 0,
794 .readarr = NULL,
795 }};
796
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000797 result = spi_send_multicommand(flash, cmds);
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000798 if (result) {
Stefan Tauner96c2dfc2012-05-02 20:08:01 +0000799 msg_cerr("%s failed during command execution\n", __func__);
Carl-Daniel Hailfinger174f55b2010-10-08 00:37:55 +0000800 /* No point in waiting for the command to complete if execution
801 * failed.
802 */
803 return result;
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000804 }
Carl-Daniel Hailfinger174f55b2010-10-08 00:37:55 +0000805 /* WRSR performs a self-timed erase before the changes take effect.
806 * This may take 50-85 ms in most cases, and some chips apparently
807 * allow running RDSR only once. Therefore pick an initial delay of
808 * 100 ms, then wait in 10 ms steps until a total of 5 s have elapsed.
809 */
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000810 programmer_delay(100 * 1000);
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000811 while (spi_read_status_register(flash) & SPI_SR_WIP) {
Carl-Daniel Hailfinger174f55b2010-10-08 00:37:55 +0000812 if (++i > 490) {
813 msg_cerr("Error: WIP bit after WRSR never cleared\n");
814 return TIMEOUT_ERROR;
815 }
816 programmer_delay(10 * 1000);
817 }
818 return 0;
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000819}
820
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000821int spi_write_status_register(struct flashctx *flash, int status)
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000822{
Stefan Tauner96c2dfc2012-05-02 20:08:01 +0000823 int feature_bits = flash->feature_bits;
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000824 int ret = 1;
825
Stefan Tauner96c2dfc2012-05-02 20:08:01 +0000826 if (!(feature_bits & (FEATURE_WRSR_WREN | FEATURE_WRSR_EWSR))) {
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000827 msg_cdbg("Missing status register write definition, assuming "
828 "EWSR is needed\n");
Stefan Tauner96c2dfc2012-05-02 20:08:01 +0000829 feature_bits |= FEATURE_WRSR_EWSR;
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000830 }
Stefan Tauner96c2dfc2012-05-02 20:08:01 +0000831 if (feature_bits & FEATURE_WRSR_WREN)
832 ret = spi_write_status_register_flag(flash, status, JEDEC_WREN);
833 if (ret && (feature_bits & FEATURE_WRSR_EWSR))
834 ret = spi_write_status_register_flag(flash, status, JEDEC_EWSR);
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000835 return ret;
836}
837
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000838int spi_byte_program(struct flashctx *flash, unsigned int addr,
839 uint8_t databyte)
Sean Nelson14ba6682010-02-26 05:48:29 +0000840{
841 int result;
842 struct spi_command cmds[] = {
843 {
844 .writecnt = JEDEC_WREN_OUTSIZE,
845 .writearr = (const unsigned char[]){ JEDEC_WREN },
846 .readcnt = 0,
847 .readarr = NULL,
848 }, {
849 .writecnt = JEDEC_BYTE_PROGRAM_OUTSIZE,
850 .writearr = (const unsigned char[]){
851 JEDEC_BYTE_PROGRAM,
852 (addr >> 16) & 0xff,
853 (addr >> 8) & 0xff,
854 (addr & 0xff),
855 databyte
856 },
857 .readcnt = 0,
858 .readarr = NULL,
859 }, {
860 .writecnt = 0,
861 .writearr = NULL,
862 .readcnt = 0,
863 .readarr = NULL,
864 }};
865
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000866 result = spi_send_multicommand(flash, cmds);
Sean Nelson14ba6682010-02-26 05:48:29 +0000867 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000868 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000869 __func__, addr);
870 }
871 return result;
872}
873
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000874int spi_nbyte_program(struct flashctx *flash, unsigned int addr, uint8_t *bytes,
875 unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +0000876{
877 int result;
878 /* FIXME: Switch to malloc based on len unless that kills speed. */
879 unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + 256] = {
880 JEDEC_BYTE_PROGRAM,
881 (addr >> 16) & 0xff,
882 (addr >> 8) & 0xff,
883 (addr >> 0) & 0xff,
884 };
885 struct spi_command cmds[] = {
886 {
887 .writecnt = JEDEC_WREN_OUTSIZE,
888 .writearr = (const unsigned char[]){ JEDEC_WREN },
889 .readcnt = 0,
890 .readarr = NULL,
891 }, {
892 .writecnt = JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + len,
893 .writearr = cmd,
894 .readcnt = 0,
895 .readarr = NULL,
896 }, {
897 .writecnt = 0,
898 .writearr = NULL,
899 .readcnt = 0,
900 .readarr = NULL,
901 }};
902
903 if (!len) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000904 msg_cerr("%s called for zero-length write\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +0000905 return 1;
906 }
907 if (len > 256) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000908 msg_cerr("%s called for too long a write\n", __func__);
Sean Nelson14ba6682010-02-26 05:48:29 +0000909 return 1;
910 }
911
912 memcpy(&cmd[4], bytes, len);
913
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000914 result = spi_send_multicommand(flash, cmds);
Sean Nelson14ba6682010-02-26 05:48:29 +0000915 if (result) {
Sean Nelsoned479d22010-03-24 23:14:32 +0000916 msg_cerr("%s failed during command execution at address 0x%x\n",
Sean Nelson14ba6682010-02-26 05:48:29 +0000917 __func__, addr);
918 }
919 return result;
920}
921
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000922/* A generic brute-force block protection disable works like this:
923 * Write 0x00 to the status register. Check if any locks are still set (that
924 * part is chip specific). Repeat once.
925 */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000926int spi_disable_blockprotect(struct flashctx *flash)
Sean Nelson14ba6682010-02-26 05:48:29 +0000927{
928 uint8_t status;
929 int result;
930
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000931 status = spi_read_status_register(flash);
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000932 /* If block protection is disabled, stop here. */
933 if ((status & 0x3c) == 0)
934 return 0;
935
Stefan Tauner87fbb772012-08-02 23:56:49 +0000936 msg_cdbg("Some block protection in effect, disabling... ");
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000937 result = spi_write_status_register(flash, status & ~0x3c);
938 if (result) {
Stefan Tauner87fbb772012-08-02 23:56:49 +0000939 msg_cerr("spi_write_status_register failed.\n");
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000940 return result;
941 }
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000942 status = spi_read_status_register(flash);
Sean Nelson14ba6682010-02-26 05:48:29 +0000943 if ((status & 0x3c) != 0) {
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000944 msg_cerr("Block protection could not be disabled!\n");
945 return 1;
946 }
Stefan Tauner87fbb772012-08-02 23:56:49 +0000947 msg_cdbg("done.\n");
Carl-Daniel Hailfingerfd7075a2010-07-29 13:09:18 +0000948 return 0;
949}
950
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000951int spi_nbyte_read(struct flashctx *flash, unsigned int address, uint8_t *bytes,
952 unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +0000953{
954 const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
955 JEDEC_READ,
956 (address >> 16) & 0xff,
957 (address >> 8) & 0xff,
958 (address >> 0) & 0xff,
959 };
960
961 /* Send Read */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000962 return spi_send_command(flash, sizeof(cmd), len, cmd, bytes);
Sean Nelson14ba6682010-02-26 05:48:29 +0000963}
964
965/*
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +0000966 * Read a part of the flash chip.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +0000967 * FIXME: Use the chunk code from Michael Karcher instead.
Sean Nelson14ba6682010-02-26 05:48:29 +0000968 * Each page is read separately in chunks with a maximum size of chunksize.
969 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000970int spi_read_chunked(struct flashctx *flash, uint8_t *buf, unsigned int start,
971 unsigned int len, unsigned int chunksize)
Sean Nelson14ba6682010-02-26 05:48:29 +0000972{
973 int rc = 0;
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000974 unsigned int i, j, starthere, lenhere, toread;
975 unsigned int page_size = flash->page_size;
Sean Nelson14ba6682010-02-26 05:48:29 +0000976
977 /* Warning: This loop has a very unusual condition and body.
978 * The loop needs to go through each page with at least one affected
979 * byte. The lowest page number is (start / page_size) since that
980 * division rounds down. The highest page number we want is the page
981 * where the last byte of the range lives. That last byte has the
982 * address (start + len - 1), thus the highest page number is
983 * (start + len - 1) / page_size. Since we want to include that last
984 * page as well, the loop condition uses <=.
985 */
986 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
987 /* Byte position of the first byte in the range in this page. */
988 /* starthere is an offset to the base address of the chip. */
989 starthere = max(start, i * page_size);
990 /* Length of bytes in the range in this page. */
991 lenhere = min(start + len, (i + 1) * page_size) - starthere;
992 for (j = 0; j < lenhere; j += chunksize) {
993 toread = min(chunksize, lenhere - j);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000994 rc = spi_nbyte_read(flash, starthere + j, buf + starthere - start + j, toread);
Sean Nelson14ba6682010-02-26 05:48:29 +0000995 if (rc)
996 break;
997 }
998 if (rc)
999 break;
1000 }
1001
1002 return rc;
1003}
1004
1005/*
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001006 * Write a part of the flash chip.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001007 * FIXME: Use the chunk code from Michael Karcher instead.
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001008 * Each page is written separately in chunks with a maximum size of chunksize.
1009 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001010int spi_write_chunked(struct flashctx *flash, uint8_t *buf, unsigned int start,
1011 unsigned int len, unsigned int chunksize)
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001012{
1013 int rc = 0;
Stefan Taunerc69c9c82011-11-23 09:13:48 +00001014 unsigned int i, j, starthere, lenhere, towrite;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001015 /* FIXME: page_size is the wrong variable. We need max_writechunk_size
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +00001016 * in struct flashctx to do this properly. All chips using
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001017 * spi_chip_write_256 have page_size set to max_writechunk_size, so
1018 * we're OK for now.
1019 */
Stefan Taunerc69c9c82011-11-23 09:13:48 +00001020 unsigned int page_size = flash->page_size;
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001021
1022 /* Warning: This loop has a very unusual condition and body.
1023 * The loop needs to go through each page with at least one affected
1024 * byte. The lowest page number is (start / page_size) since that
1025 * division rounds down. The highest page number we want is the page
1026 * where the last byte of the range lives. That last byte has the
1027 * address (start + len - 1), thus the highest page number is
1028 * (start + len - 1) / page_size. Since we want to include that last
1029 * page as well, the loop condition uses <=.
1030 */
1031 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
1032 /* Byte position of the first byte in the range in this page. */
1033 /* starthere is an offset to the base address of the chip. */
1034 starthere = max(start, i * page_size);
1035 /* Length of bytes in the range in this page. */
1036 lenhere = min(start + len, (i + 1) * page_size) - starthere;
1037 for (j = 0; j < lenhere; j += chunksize) {
1038 towrite = min(chunksize, lenhere - j);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001039 rc = spi_nbyte_program(flash, starthere + j, buf + starthere - start + j, towrite);
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001040 if (rc)
1041 break;
Stefan Tauner5e695ab2012-05-06 17:03:40 +00001042 while (spi_read_status_register(flash) & SPI_SR_WIP)
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00001043 programmer_delay(10);
1044 }
1045 if (rc)
1046 break;
1047 }
1048
1049 return rc;
1050}
1051
1052/*
Sean Nelson14ba6682010-02-26 05:48:29 +00001053 * Program chip using byte programming. (SLOW!)
1054 * This is for chips which can only handle one byte writes
1055 * and for chips where memory mapped programming is impossible
1056 * (e.g. due to size constraints in IT87* for over 512 kB)
1057 */
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001058/* real chunksize is 1, logical chunksize is 1 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001059int spi_chip_write_1(struct flashctx *flash, uint8_t *buf, unsigned int start,
1060 unsigned int len)
Sean Nelson14ba6682010-02-26 05:48:29 +00001061{
Stefan Taunerc69c9c82011-11-23 09:13:48 +00001062 unsigned int i;
1063 int result = 0;
Sean Nelson14ba6682010-02-26 05:48:29 +00001064
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001065 for (i = start; i < start + len; i++) {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001066 result = spi_byte_program(flash, i, buf[i - start]);
Sean Nelson14ba6682010-02-26 05:48:29 +00001067 if (result)
1068 return 1;
Stefan Tauner5e695ab2012-05-06 17:03:40 +00001069 while (spi_read_status_register(flash) & SPI_SR_WIP)
Sean Nelson14ba6682010-02-26 05:48:29 +00001070 programmer_delay(10);
1071 }
1072
1073 return 0;
1074}
1075
Nico Huber7bca1262012-06-15 22:28:12 +00001076int default_spi_write_aai(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len)
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001077{
1078 uint32_t pos = start;
Sean Nelson14ba6682010-02-26 05:48:29 +00001079 int result;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001080 unsigned char cmd[JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE] = {
1081 JEDEC_AAI_WORD_PROGRAM,
1082 };
1083 struct spi_command cmds[] = {
1084 {
1085 .writecnt = JEDEC_WREN_OUTSIZE,
1086 .writearr = (const unsigned char[]){ JEDEC_WREN },
1087 .readcnt = 0,
1088 .readarr = NULL,
1089 }, {
1090 .writecnt = JEDEC_AAI_WORD_PROGRAM_OUTSIZE,
1091 .writearr = (const unsigned char[]){
1092 JEDEC_AAI_WORD_PROGRAM,
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001093 (start >> 16) & 0xff,
1094 (start >> 8) & 0xff,
1095 (start & 0xff),
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001096 buf[0],
1097 buf[1]
1098 },
1099 .readcnt = 0,
1100 .readarr = NULL,
1101 }, {
1102 .writecnt = 0,
1103 .writearr = NULL,
1104 .readcnt = 0,
1105 .readarr = NULL,
1106 }};
Sean Nelson14ba6682010-02-26 05:48:29 +00001107
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +00001108 switch (flash->pgm->spi.type) {
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +00001109#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001110#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001111 case SPI_CONTROLLER_IT87XX:
Sean Nelson14ba6682010-02-26 05:48:29 +00001112 case SPI_CONTROLLER_WBSIO:
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001113 msg_perr("%s: impossible with this SPI controller,"
Sean Nelson14ba6682010-02-26 05:48:29 +00001114 " degrading to byte program\n", __func__);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001115 return spi_chip_write_1(flash, buf, start, len);
Sean Nelson14ba6682010-02-26 05:48:29 +00001116#endif
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001117#endif
Sean Nelson14ba6682010-02-26 05:48:29 +00001118 default:
1119 break;
1120 }
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001121
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001122 /* The even start address and even length requirements can be either
1123 * honored outside this function, or we can call spi_byte_program
1124 * for the first and/or last byte and use AAI for the rest.
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001125 * FIXME: Move this to generic code.
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001126 */
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001127 /* The data sheet requires a start address with the low bit cleared. */
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001128 if (start % 2) {
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001129 msg_cerr("%s: start address not even! Please report a bug at "
1130 "flashrom@flashrom.org\n", __func__);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001131 if (spi_chip_write_1(flash, buf, start, start % 2))
1132 return SPI_GENERIC_ERROR;
1133 pos += start % 2;
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +00001134 cmds[1].writearr = (const unsigned char[]){
1135 JEDEC_AAI_WORD_PROGRAM,
1136 (pos >> 16) & 0xff,
1137 (pos >> 8) & 0xff,
1138 (pos & 0xff),
1139 buf[pos - start],
1140 buf[pos - start + 1]
1141 };
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001142 /* Do not return an error for now. */
1143 //return SPI_GENERIC_ERROR;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001144 }
1145 /* The data sheet requires total AAI write length to be even. */
1146 if (len % 2) {
1147 msg_cerr("%s: total write length not even! Please report a "
1148 "bug at flashrom@flashrom.org\n", __func__);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001149 /* Do not return an error for now. */
1150 //return SPI_GENERIC_ERROR;
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001151 }
1152
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001153
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001154 result = spi_send_multicommand(flash, cmds);
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001155 if (result) {
1156 msg_cerr("%s failed during start command execution\n",
1157 __func__);
Carl-Daniel Hailfinger9a795d82010-07-14 16:19:05 +00001158 /* FIXME: Should we send WRDI here as well to make sure the chip
1159 * is not in AAI mode?
1160 */
Sean Nelson14ba6682010-02-26 05:48:29 +00001161 return result;
Sean Nelson14ba6682010-02-26 05:48:29 +00001162 }
Stefan Tauner5e695ab2012-05-06 17:03:40 +00001163 while (spi_read_status_register(flash) & SPI_SR_WIP)
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001164 programmer_delay(10);
1165
1166 /* We already wrote 2 bytes in the multicommand step. */
1167 pos += 2;
1168
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001169 /* Are there at least two more bytes to write? */
1170 while (pos < start + len - 1) {
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +00001171 cmd[1] = buf[pos++ - start];
1172 cmd[2] = buf[pos++ - start];
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001173 spi_send_command(flash, JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE, 0,
1174 cmd, NULL);
Stefan Tauner5e695ab2012-05-06 17:03:40 +00001175 while (spi_read_status_register(flash) & SPI_SR_WIP)
Carl-Daniel Hailfinger9c62d112010-06-20 10:41:35 +00001176 programmer_delay(10);
1177 }
1178
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001179 /* Use WRDI to exit AAI mode. This needs to be done before issuing any
1180 * other non-AAI command.
1181 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001182 spi_write_disable(flash);
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001183
1184 /* Write remaining byte (if any). */
1185 if (pos < start + len) {
Carl-Daniel Hailfingerccfe0ac2010-10-27 22:07:11 +00001186 if (spi_chip_write_1(flash, buf + pos - start, pos, pos % 2))
Carl-Daniel Hailfinger75a58f92010-10-13 22:26:56 +00001187 return SPI_GENERIC_ERROR;
1188 pos += pos % 2;
1189 }
1190
Sean Nelson14ba6682010-02-26 05:48:29 +00001191 return 0;
1192}